Claims
- 1. A method of manufacturing an integrated circuit comprising at least one I.sup.2 L element and at least one linear transistor, comprising: a first step of forming on a semiconductor substrate of a first conductivity type high impurity concentration layers of a second conductivity type; a second step of growing an epitaxial layer of the second conductivity type on said substrate and said high impurity concentration layers; a third step of separating said epitaxial layer into a plurality of island regions by forming an isolating region of the first conductivity type, a fourth step of forming a high impurity concentration region of the second conductivity type in at least one of said island regions inn which the I.sup.2 L element is formed, said high impurity concentration region reaching said high impurity concentration layers; a fifth step of doping an impurity in said island region to form a deep injector region of the I.sup.2 L element and a deep base region of a vertical transistor, said deep injector and base regions being low impurity concentration layers of the first conductivity type; a sixth step of forming, in the base region, a collector region 18 of the vertical transistor, said region being an impurity layer of the second conductivity type; a seventh step performed after the sixth step of forming a base region of the linear transistor in at least one of the remaining island regions by doping an impurity into said island region shallower than said base region of the vertical transistor, said base region being an impurity layer of the first conductivity type; and an eighth step of forming an emitter region and a collector region of the linear transistor respectively in said base region of the linear transistor and said remaining island region, said collector region of the linear transistor being a high impurity concentration layer of the second conductivity type and said emitter region of the linear transistor being an impurity layer of the second conductivity type which has an impurity concentration higher than that of the collector region of the vertical transistor which is formed in the base region thereof.
- 2. The method according to claim 1, wherein said collector region of the vertical transistor has an impurity concentration of approximately 2.0.times.10.sup.14 /cm.sup.2, and said emitter region of the linear transistor has an impurity concentration of approximately 1.0.times.10.sup.16 /cm.sup.2.
- 3. The method according to claim 1, wherein an impurity is diffused 1.5 microns or deeper into said island region of the I.sup.2 L element, and an impurity is diffused 0.5 micron or less into said island region of the linear transistor.
- 4. The method according to claim 1, wherein said base region and collector region of the vertical transistor are formed by deeply implanting impurity ions, and said base region and emitter region of the linear transistor are formed by implanting impurity ions less deeply.
Priority Claims (2)
Number |
Date |
Country |
Kind |
54-66759 |
May 1979 |
JPX |
|
54-92585 |
Jul 1979 |
JPX |
|
Parent Case Info
This is a divisional application Ser. No. 153,952, filed May 28, 1980, now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2557911 |
Jun 1977 |
DEX |
53-38276 |
Apr 1978 |
JPX |
54-12683 |
Jan 1979 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Kindl, T. E., "LSI System" I.B.M. Techn. Discl. Bull., vol. 21, No. 2, Jul. 1978, pp. 494-497. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
153952 |
May 1980 |
|