Claims
- 1. A method of forming a trench isolation in a semiconductor substrate, said method comprising the steps of:forming a pad layer over said substrate; forming a polysilicon layer over said pad layer; forming a dielectric layer over said polysilicon layer; forming an opening in said dielectric layer, said polysilicon layer, and said pad layer; removing a portion of said substrate for forming a trench by using said dielectric layer as a mask; forming a sidewall structure on said opening; removing a portion of said substrate by using said sidewall structure as a mask to etch exposed portion of said trench, thereby forming a relative deeper trench to said trench; removing said sidewall structure and said first dielectric layer; forming an oxide layer over said polysilicon layer and a surface of said trench; forming an oxynitride layer over said oxide layer; forming a semiconductor layer over said oxyynitride layer; oxidizing a portion of said semiconductor layer to transfer a portion of said semiconductor to oxide for isolation; refilling an isolation layer over said oxided semiconductive layer; and performing a planarization to planar said isolation layer, said oxided semiconductive layer, said oxynitride layer, said oxide layer to a portion of said polysilicon layer, leaving residual polysilicon layer over said substrate.
- 2. The method of claim 1, further comprising patterning said residual polysilicon layer for forming a transistor after performing said planarization.
- 3. The method of claim 1, further comprising forming a conductive layer on said residual polysilicon after performing said planarization.
- 4. The method of claim 1, wherein said pad layer comprises an oxide layer formed by thermal oxidation.
- 5. The method of claim 1, wherein said dielectric layer comprises an oxide layer deposited by chemical vapor deposition.
- 6. The method of claim 1, wherein said sidewall structure includes an oxide side wall structure.
- 7. The method of claim 1, wherein said oxide layer is formed by thermal oxidation.
- 8. The method of claim 1, wherein said oxynitride layer is formed by chemical vapor deposition.
- 9. The method of claim 1, wherein said semiconductor layer comprises an undoped amorphous silicon layer which is formed by chemical vapor deposition.
- 10. The method of claim 1, wherein said semiconductor layer is oxided by a thermal steam oxidation process.
- 11. The method of claim 1, wherein said isolation layer comprises a BPSG layer or a SOG layer.
- 12. The method of claim 1, wherein said planarization is performed by chemical-mechanical polishing.
Parent Case Info
This is a continuation-in-part of an application filed on Apr. 22, 1998, Ser. No. 09,064,976, U.S. Pat. No. 6,137,152.
US Referenced Citations (11)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/064976 |
Apr 1998 |
US |
Child |
09/394296 |
|
US |