Claims
- 1. A method for fabricating an MOS transistor which includes a floating gate electrode and a film portion for implanting a tunneling current into the floating gate electrode, comprising:forming a first oxide film on a semiconductor substrate; selectively introducing heavily concentrated impurities into an exposed region of the oxide film; selectively etching the exposed region of the oxide film where the heavily concentrated impurities are introduced so a surface of the semiconductor substrate is exposed; performing an oxidizing process and forming a second oxide film on the first oxide film and the exposed surface of the semiconductor substrate; and forming polysilicon layer as the floating gate electrode.
- 2. A method for fabricating an MOS transistor according to claim 1, wherein said heavily concentrated impurities are arsenic.
- 3. A method for fabricating an MOS transistor according to claim 1, wherein selectively etching the oxide film further comprises selectively etching the oxide film using hydrofluoric acid.
- 4. A method for fabricating an MOS transistor according to claim 1, wherein said etching process is a wet etching process using a hydrofluoric acid solvent.
- 5. A method for fabricating an MOS transistor according to claim 1, wherein said etching process is a dry-etching process using a mixed gas of CF4 and O2.
- 6. A method for fabricating an MOS transistor according to claim 1, wherein said heavily concentrated impurities are fluorine ions.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000/288448 |
Sep 2000 |
JP |
|
Parent Case Info
This application is a divisional of U.S. application Ser. No. 09/736,377, filed Dec. 15, 2000 now U.S. Pat. No. 6,586,301.
US Referenced Citations (7)