The present invention relates to a nonvolatile memory, and more particularly to a method of fabricating an erasable programmable single-poly nonvolatile memory.
In a case that the nonvolatile memory is in a programmed state, a high voltage (e.g. +16V) is provided by the drain line D, a ground voltage is provided by the source line S, and a control voltage (e.g. +25V) is provided by the control line C. Consequently, during the electrons are transmitted from the source line S to the drain line D through an n-channel region, the hot carriers (e.g. hot electrons) are attracted by the control voltage on the control gate 12 and injected into the floating gate 14. Under this circumstance, a great number of carriers are accumulated in the floating gate 14. Consequently, the programmed state may be considered as a first storage state (e.g. “0”).
In a case that the nonvolatile memory is in a non-programmed state, no carrier is injected into the floating gate 14, and thus the non-programmed state may be considered as a second storage state (e.g. “1”).
In other words, the characteristic curves of the drain current (id) and the gate-source voltage (Vgs) (i.e. an id-Vgs characteristic curve) in the first storage state and the id-Vgs characteristic curve in the second storage state are distinguished. Consequently, the storage state of the floating-gate transistor may be realized according to the variation of the id-Vgs characteristic curve.
However, since the floating gate 14 and the control gate 12 of the programmable dual-poly nonvolatile memory should be separately produced, the process of fabricating the programmable dual-poly nonvolatile memory needs more steps and is incompatible with the standard CMOS manufacturing process.
U.S. Pat. No. 6,678,190 discloses a programmable single-poly nonvolatile memory.
Please refer to
By properly controlling the select gate voltage VSG, the source line voltage VSL, the bit line voltage VBL and the N-well voltage VNW, the conventional programmable single-poly nonvolatile memory may be operated in a programmed state or a read state.
Since the two PMOS transistors of the conventional programmable single-poly nonvolatile memory have respective gates 24 and 26, the process of fabricating the conventional programmable single-poly nonvolatile memory is compatible with the standard CMOS manufacturing process.
As described in FIGS. 1 and 2A˜2C, the nonvolatile memory is programmable. The electrical property of the nonvolatile memory is only utilized to inject a great number of hot carriers to the floating gate. However, the electrical property fails to be utilized to remove the carriers from the floating gate. That is, for achieving the data-erasing function, the carriers stored in the floating gate may be removed from the floating gate by exposing ultraviolet (UV) light to the nonvolatile memory. These nonvolatile memories are named as one time programming (OTP) memories.
Therefore, for multi-times programming (MTP) memories design, there is a need of providing an erasable programmable single-poly nonvolatile memory.
The present invention provides a method of fabricating an erasable programmable single-poly nonvolatile memory in order to obviate the drawbacks encountered from the prior art.
The present invention provides a method of fabricating an erasable programmable single-poly nonvolatile memory, comprising steps of: forming a gate oxide layer of a floating gate transistor; defining a first portion of the gate oxide layer above a channel region of the floating gate transistor, wherein the first portion of the gate oxide layer are injected by a plurality of carriers during a programmed state; defining a second portion of the gate oxide layer, wherein the second portion of the gate oxide layer are ejected by the carriers during an erase state; and covering a polysilicon gate on the gate oxide layer; wherein, a thickness of the first portion of the gate oxide layer is different from a thickness of the second portion of the second gate oxide layer .
The present invention provides a method of fabricating an erasable programmable single-poly nonvolatile memory, comprising steps of: defining a first area and a second area in a first type substrate; forming a second type well region in the first area; forming a first gate oxide layer and a second gate oxide layer covered on a surface of the first area, wherein the second gate oxide layer is extended to and is adjacent to the second area; forming a DDD region in the second area; etching a portion of the second gate oxide layer above the second area; forming two polysilicon gates covered on the first and the second gate oxide layers; and defining a second type doped region in the DDD region and a first type doped regions in the second type well region.
Numerous objects, features and advantages of the present invention will be readily apparent upon a reading of the following detailed description of embodiments of the present invention when taken in conjunction with the accompanying drawings. However, the drawings employed herein are for the purpose of descriptions and should not be regarded as limiting.
The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
As shown in
The first PMOS transistor is used as a select transistor, and the polysilicon gate 34 (also referred as a select gate) of the first PMOS transistor is connected to a select gate voltage VSG. The p-type doped region 31 is a p-type doped source region and connected to a source line voltage VSL. The p-type doped region 32 is a p-type doped drain region, which may be considered as a combination of a p-type doped drain region of the first PMOS transistor and a first p-type doped region of the second PMOS transistor. The polysilicon gate 36 (also referred as a floating gate) is disposed over the second PMOS transistor. The p-type doped region 33 is a second p-type doped region of the second PMOS transistor and connected to a bit line voltage VBL. Moreover, the N-well region (NW) is connected to an N-well voltage VNW. The second PMOS transistor is used as a floating gate transistor.
As shown in
As shown in
According to the top view in
In the N-well formation process, only the area A is exposed and a N-well implantation process is performed. According to the top view and the cross-sectional view in
In the IO gate oxide layer formation process, two gate oxide layers 342 and 362 are formed on the surface of the substrate for two serially-connected PMOS transistors. Furthermore, the gate oxide layer 362 is extended to and is adjacent to the area B.
As shown in
After the N-DDD implantation process, the same mask layer used in the N-DDD implantation step is used again for the P-well formation process. According to the cross-sectional view in
After the P-well formation process, the same mask layer still is used again for the IO gate etching back process. According to the cross-sectional view in
After removing the mask layer 368, a poly gate formation process is proceeded. As shown in
In the doped region definition process, a formation of n-type doped region and a formation of p-type doped region are separately performed. As shown in
In the programmed state, the hot carriers (e.g. electrons) are transmitted through a channel region of the floating gate transistor corresponding to the floating gate 36, the first portion 362a of gate oxide layer 362 are tunneled by the hot electrons and then the hot electrons are injected into the floating gate 36. In the erased state, the second portion 362b of gate oxide layer 362 are tunneled by the storage carriers in the floating gate 36 and then the storage carriers are discharged out of the nonvolatile memory through the n-type doped region 38 and the DDD region 37. That is to say, a thickness of the first portion 362a for the hot electrons injected into the floating gate 36 is thicker than a thickness of the second portion 362b for storage carriers ejected from the gate oxide 36.
From the above description, the erasable programmable single-poly nonvolatile memory of the present invention is capable of decreasing the erase line voltage (VEL). That is, by providing a lower erase line voltage VEL, storage state of the nonvolatile memory of the present invention is changed.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
This is a divisional application of co-pending U.S. application Ser. No. 13/602,404, filed Sep. 4, 2012, which is a continuation-in-part application of co-pending U.S. application Ser. No. 13/415,185, filed Mar. 8, 2012, the subject matters of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4203158 | Frohman-Bentchkowsky et al. | May 1980 | A |
4958321 | Chang | Sep 1990 | A |
5028553 | Esquivel et al. | Jul 1991 | A |
5066992 | Wu et al. | Nov 1991 | A |
5111430 | Morie | May 1992 | A |
5215934 | Tzeng | Jun 1993 | A |
5675163 | Okazawa | Oct 1997 | A |
5736764 | Chang | Apr 1998 | A |
5761121 | Chang | Jun 1998 | A |
5841165 | Chang et al. | Nov 1998 | A |
6166954 | Chern | Dec 2000 | A |
6177315 | Bergemont et al. | Jan 2001 | B1 |
6255169 | Li et al. | Jul 2001 | B1 |
6294811 | Fong et al. | Sep 2001 | B1 |
6380033 | He et al. | Apr 2002 | B1 |
6442073 | Sansbury | Aug 2002 | B1 |
6678190 | Yang et al. | Jan 2004 | B2 |
6711064 | Hsu et al. | Mar 2004 | B2 |
7078761 | Wang et al. | Jul 2006 | B2 |
20030235082 | Hsu et al. | Dec 2003 | A1 |
20040065917 | Fan et al. | Apr 2004 | A1 |
20050199936 | Wang et al. | Sep 2005 | A1 |
20050230741 | Tsunoda et al. | Oct 2005 | A1 |
20060125027 | Chien et al. | Jun 2006 | A1 |
20070145467 | Park et al. | Jun 2007 | A1 |
20080006868 | Hsu et al. | Jan 2008 | A1 |
20080064181 | Okanishi | Mar 2008 | A1 |
20090085090 | Nagai | Apr 2009 | A1 |
20090159946 | Huang et al. | Jun 2009 | A1 |
20100149874 | Leung et al. | Jun 2010 | A1 |
20100163956 | Lee | Jul 2010 | A1 |
20100329016 | Taniguchi et al. | Dec 2010 | A1 |
20120069651 | Lee et al. | Mar 2012 | A1 |
20120153375 | Takasu | Jun 2012 | A1 |
Number | Date | Country |
---|---|---|
08-046067 | Feb 1996 | JP |
2004200553 | Jul 2004 | JP |
2007-173821 | Jul 2007 | JP |
2007173821 | Jul 2007 | JP |
2007184632 | Jul 2007 | JP |
2009-088060 | Apr 2009 | JP |
Entry |
---|
Bartolomeo et al. “A single-poly EEPROM cell for embedded memory applications”, Solid-State Electronics 53, (2009), 644-648. |
Lin et al. “A single-poly EEPROM Cell Structure Compatible to Standard CMOS Process” Solid-State Electronics 51, (2007), 888-893. |
Vega-Castillo et al. “Single poly PMOS based CMOS-compatible low voltage OTP”, Technical University Hamburg-Harbug, Hamburg, Germany, (2005). |
Japan Patent Office, “Office Action”, Apr. 3, 2014. |
Japan Patent Office, “Office Action”, Dec. 5, 2013. |
Dirk Wellekens, Single Poly Cell as the Best Choice for Radiation-Hard Floating Gate EEPROM Technology, IEEE Transactions on Nuclear Science, vol. 40, No. 6, 1619-1627, Belgium. |
European Patent Office, “Search Report”, Jul. 26, 2013. |
Taiwan Intellectual Property Office, “Office Action”, Jun. 19, 2014. |
Office Action issued by USPTO, Jul. 30, 2014, USA. |
State Intellectual Property Office of the People's Republic of China, “Office Action”, Sep. 10, 2014. |
Taiwan Intellectual Property Office, “Office Action”, Sep. 29, 2014. |
Number | Date | Country | |
---|---|---|---|
20130302977 A1 | Nov 2013 | US |
Number | Date | Country | |
---|---|---|---|
61609376 | Mar 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13602404 | Sep 2012 | US |
Child | 13941814 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13415185 | Mar 2012 | US |
Child | 13602404 | US |