Claims
- 1. A method of forming a power device on a substrate, comprising the steps of:forming a high side transistor and a low side transistor over a substrate, whereby the low side transistor is a FET having a source, pale and drain and the low side transistor is formed such that minority carriers are collected away from the high side transistor by an adjacent deep-n region, and whereby the low side transistor has a first heavily p-doped region proximate the pale and a second heavily p-doped region proximate the drain.
- 2. The method as specified in claim 1 wherein the first p-doped region is more heavily doped than the second p-doped region.
- 3. The method as specified in claim 2 wherein the first and second heavily p-doped region are formed in a P-epi tank.
- 4. The method as specified in claim 3 further comprising an n-type buried lawyer region defined under P-epi tank.
- 5. The method as specified in claim 4 wherein the P-epi tank is isolated by the deep-n region and the n-type buried lawyer.
- 6. The method as specified in claim 3 wherein the deep-n region and the n-type buried lawyer is grounded.
Parent Case Info
This application claims priority of co-pending application Ser. No. 09/550,746, filed Apr. 17, 2000 entitled “HIGH SIDE AND LOW SIDE METHOD OF GUARD RINGS FOR LOWEST PARASITIC PERFORMANCE IN AN H-BRIDGE CONFIGURATION” commonly assigned to the present applicant and the teachings of which are incorporated herein by reference.
US Referenced Citations (5)