This patent claims priority to Korean patent application number 10-2007-40401, filed on Apr. 25, 2007, the disclosure of which is incorporated by reference in its entirety.
This patent relates to a method of fabricating a semiconductor device and, more particularly, to a method of fabricating a semiconductor device, where a gate electrode film under a photoresist film is protected when forming a trench in a high-voltage region.
In order to perform erase and write operations in non-volatile memory devices such as flash memory devices, a high voltage transistor capable of passing or switching a high voltage is used.
A process of forming a high voltage transistor is as follows. A gate insulating layer and a gate electrode film are formed over a semiconductor substrate. A cell region is patterned using hard mask film patterns for forming patterns and a trench is formed in the cell region. A peripheral region including a high-voltage region is patterned using the hard mask film patterns for performing a patterning process, thus forming a trench in the peripheral region.
A high voltage trench for improving electrical isolation of elements is further formed between high voltage gate patterns formed in the high-voltage region of the peripheral region. In the process of forming the high voltage trench, a photoresist film is formed over the semiconductor substrate in which the gate pattern is formed and is then patterned using exposure and development processes. An etching process is performed along the photoresist pattern and an ion implantation process is then implemented. Corner portions of the high voltage gate pattern may be vulnerable to the etching and ion implantation processes. In particular, the corner portions of the gate electrode may be exposed during the etching process. When the ion implantation process is performed after the etching process, ions may penetrate into the gate electrode through the photoresist pattern.
Ion impurities infiltrated into the high voltage gate electrode layer significantly lower the electrical properties of the semiconductor device. Since the device is intended for high voltage use, the presence of impurities in the semiconductor device reduce its ability to withstand a high junction breakdown voltage when a subsequent high voltage is applied.
This patent is directed to a method of fabricating a semiconductor device for preventing damage to a photoresist film and the infiltration of ion impurities when an etching process using the photoresist film is performed in a high-voltage region, by forming a passivation film by performing a silylation process on a surface of a photoresist pattern, and performing the etch process and an ion implantation process.
A method of fabricating a semiconductor device according to an embodiment of the invention includes: forming gate insulating layer patterns and gate electrode layer patterns over a semiconductor substrate, forming a photoresist pattern through which at least a portion of a region between the gate electrode layer patterns is exposed over the semiconductor substrate including the gate electrode layer patterns, forming a passivation film, having an etch rate slower than the semiconductor substrate, on the photoresist pattern, forming a first trench in the semiconductor substrate using an etching process employing the passivation film and the photoresist pattern as an etch mask, and performing an ion implantation process on the semiconductor substrate in which the first trench is formed.
In an embodiment of the invention, a second trench may be further formed by etching the semiconductor substrate between the gate electrode layer patterns.
In an embodiment of the invention, the second trench may have a width wider than the first trench. Further, the second trench may have a depth shallower than the first trench. The gate electrode layer pattern may be formed in a peripheral region of the semiconductor substrate.
In an embodiment of the invention, the gate electrode layer may be formed from a polysilicon layer or a nitride layer. Alternatively, the gate electrode layer may be formed by laminating the polysilicon layer and the nitride layer.
In an embodiment of the invention, the passivation film may be formed by performing a silylation process on a surface of the photoresist film.
In an embodiment of the invention, the silylation process for forming the passivation film may be performed by reacting a reagent containing aminosiloxane (that is, bifunctional oligomeric) to the photoresist film. The reagent may include silicon-based polymer or carbon-based reagent.
In an embodiment of the invention, the passivation film may be formed by modifying part of the photoresist pattern into a SiO2 film. The SiO2 film may be formed by changing the photoresist pattern of approximately 50 to 1000 angstrom in thickness.
In an embodiment of the invention, the first trench may have a depth of 500 to 10000 angstrom. The ion implantation process may be performed using a field stop ion implantation process.
For a more complete understanding of the disclosure, reference should be made to the following detailed description and accompanying drawings wherein:
This patent is not limited to the disclosed embodiments, but may be implemented in various manners. The embodiments are provided to complete the disclosure of the patent and to allow those having ordinary skill in the art to understand the scope of the patent. The present invention is defined by the appended claims.
Referring to
An exposure process may be performed to define an exposure region 108a. In an embodiment, a positive exposure process may be performed for removing the exposure region by allowing polymer bond chains of the photoresist film 108 to be broken through exposure. Alternatively, a negative exposure process may be performed for removing regions other than the exposure region by allowing the polymer bond chains of the photoresist film 108 to be strengthened through exposure. As shown in
Referring to
Etching and ion implantation processes may be performed along the patterned photoresist film 108 and the gate electrode layer patterns 104a may be influenced during the processes. As mentioned in
Referring to
Referring to
Once the high voltage trench 100a is formed, a field stop ion implantation process may be performed along the pattern of the photoresist film 108 where the passivation film 110 remains, to electrically insulate high voltage elements. The field stop ion implantation process may be performed, for example, by implanting a P type impurity. Further, when the ion implantation process is implemented, the passivation film 110 formed on the gate electrode layer patterns 104a may prevent the impurity from infiltrating into the gate electrode layer patterns 104a. By preventing the infiltration of the impurity, a gate electrode may be able to withstand the breakdown voltage of an electrically high voltage junction.
According to the invention, when an etching process is performed on the high-voltage region, a silylation process may be performed on the surface of the photoresist pattern in order to form the passivation film. Accordingly, loss of the photoresist film due to the etching process may be reduced and a thickness of the photoresist film may be reduced. In doing so, the gate electrode layer may be protected from the etching process. The infiltration of an impurity into the gate electrode in a subsequent ion implantation process may be prevented and, therefore, the gate electrode may be able withstand the breakdown voltage of a high voltage junction. Further, a trench formation process may be performed between the trench and the semiconductor substrate in the peripheral region, before the photoresist film is formed. Accordingly, malfunction of a semiconductor device may be prevented.
| Number | Date | Country | Kind |
|---|---|---|---|
| 10-2007-040401 | Apr 2007 | KR | national |