Claims
- 1. A method of forming a multi-layer structure between source/drain electrodes and an amorphous silicon layer in a forward staggered thin film transistor, said method comprising the steps of:
- forming an undoped indium tin oxide transparent conductive film on an insulator;
- forming an impurity doped indium tin oxide transparent conductive film on said undoped transparent conductive film;
- patterning laminations of said undoped transparent conductive film and said impurity doped transparent conductive film to form source/drain electrodes; and
- forming an amorphous silicon active layer over said source/drain electrodes and a top surface of said insulator along with a heat treatment so that in said amorphous silicon active layer over said source/drain electrodes, an impurity diffused interface is formed, which is in contact with said impurity doped transparent conductive film thereby to form ohmic contacts between said impurity doped transparent conductive film and said amorphous silicon active layer, whilst no impurity introduced region is formed in said amorphous silicon active layer being in contact with said top surface of said insulator and being positioned between said source/drain electrodes.
- 2. The method as claimed in claim 1, wherein said heat treatment is carried out at a temperature in the range of 200.degree. C. to 350.degree. C.
- 3. The method as claimed in claim 2, wherein said amorphous silicon active layer is deposited by a plasma chemical vapor deposition method.
- 4. The method as claimed in claim 1, wherein said undoped transparent conductive film and said impurity doped transparent conductive film are successively deposited in an in-line sputtering apparatus provided with both an impurity doped transparent conductive material target and an undoped transparent conductive material target.
- 5. The method as claimed in claim 4, wherein said impurity doped transparent conductive material target comprises an impurity doped indium tin oxide target and said undoped transparent conductive material target comprises an undoped indium tin oxide target.
- 6. The method as claimed in claim 4, wherein said impurity doped transparent conductive material target comprises an impurity doped indium oxide target and said undoped transparent conductive material target comprises an undoped indium oxide target.
- 7. The method as claimed in claim 4, wherein said impurity doped transparent conductive material target comprises an impurity doped tin oxide target and said undoped transparent conductive material target comprises an undoped tin oxide target.
- 8. The method as claimed in claim 1, wherein said undoped transparent conductive film and said impurity doped transparent conductive film are successively deposited in a single deposition process by use of a single wafer sputtering apparatus having two different chambers being respectively provided with an impurity doped transparent conductive material target and an undoped transparent conductive material target.
- 9. The method as claimed in claim 8, wherein said impurity doped transparent conductive material target comprises an impurity doped indium tin oxide target and said undoped transparent conductive material target comprises an undoped indium tin oxide target.
- 10. The method as claimed in claim 8, wherein said impurity doped transparent conductive material target comprises an impurity doped indium oxide target and said undoped transparent conductive material target comprises an undoped indium oxide target.
- 11. The method as claimed in claim 8, wherein said impurity doped transparent conductive material target comprises an impurity doped tin oxide target and said undoped transparent conductive material target comprises an undoped tin oxide target.
- 12. The method as claimed in claim 1, wherein said impurity doped transparent conductive film is deposited by sputtering an impurity doped transparent conductive material target so that said impurity doped transparent conductive film has a thickness of approximately 10% or less of a total thickness of said undoped transparent conductive film and said impurity doped transparent conductive film.
- 13. A method of forming a forward staggered thin film transistor, said method comprising the steps of:
- forming an undoped indium tin oxide transparent conductive film on an insulator;
- forming an n type impurity doped indium tin oxide transparent conductive film on said undoped transparent conductive film;
- patterning laminations of said undoped transparent conductive film and said impurity doped transparent conductive film to form source/drain electrodes; and
- successively forming an amorphous silicon active layer and a gate insulation film over said source/drain electrodes and a top surface of said insulator along with a heat treatment so that in said amorphous silicon active layer over said source/drain electrodes, an impurity diffused interface is formed which is in contact with said impurity doped transparent conductive film thereby to form ohmic contacts between said impurity doped transparent conductive film and said amorphous silicon active layer, whilst no impurity introduced region is formed in said amorphous silicon active layer being in contact with said top surface of said insulator and being positioned between said source/drain electrodes;
- forming a gate electrode film on said gate insulation film; and
- patterning laminations of said amorphous silicon active layer, said gate insulation film and said gate electrode film.
- 14. The method as claimed in claim 13, wherein said heat treatment is carried out at a temperature in the range of 200.degree. C. to 350.degree. C.
- 15. The method as claimed in claim 14, wherein said amorphous silicon active layer is deposited by a plasma chemical vapor deposition method.
- 16. The method as claimed in claim 13, wherein said undoped transparent conductive film and said impurity doped transparent conductive film are successively deposited in an in-line sputtering apparatus provided with both an impurity doped transparent conductive material target and an undoped transparent conductive material target.
- 17. The method as claimed in claim 16, wherein said impurity doped transparent conductive material target comprises an impurity doped indium tin oxide target and said undoped transparent conductive material target comprises an undoped indium tin oxide target.
- 18. The method as claimed in claim 16, wherein said impurity doped transparent conductive material target comprises an impurity doped indium oxide target and said undoped transparent conductive material, target comprises an undoped indium oxide target.
- 19. The method as claimed in claim 16, wherein said impurity doped transparent conductive material target comprises an impurity doped tin oxide target and said undoped transparent conductive material target comprises an undoped tin oxide target.
- 20. The method as claimed in claim 13, wherein said undoped transparent conductive film and said impurity doped transparent conductive film are successively deposited in a single deposition process by use of a single wafer sputtering apparatus having two different chambers being respectively provided with an impurity doped transparent conductive material target and an undoped transparent conductive material target.
- 21. The method as claimed in claim 20, wherein said impurity doped transparent conductive material target comprises an impurity doped indium tin oxide target and said undoped transparent conductive material target comprises an undoped indium tin oxide target.
- 22. The method as claimed in claim 20, wherein said impurity doped transparent conductive material target comprises an impurity doped indium oxide target and said undoped transparent conductive material target comprises an undoped indium oxide target.
- 23. The method as claimed in claim 20, wherein said impurity doped transparent conductive material target comprises an impurity doped tin oxide target and said undoped transparent conductive material target comprises an undoped tin oxide target.
- 24. The method as claimed in claim 13, wherein said impurity doped transparent conductive film is deposited by sputtering an impurity doped transparent conductive material target so that said impurity doped transparent conductive film has a thickness of approximately 10% or less of a total thickness of said undoped transparent conductive film and said impurity doped transparent conductive film.
- 25. A method of forming a forward staggered thin film transistor, said method comprising the steps of:
- selectively forming an optical shielding metal film on a first region of a top surface of a glass substrate;
- forming an inter-layer insulator which extends over said optical shielding metal film and said top surface of said glass substrate;
- forming an undoped indium tin oxide film on said inter-layer insulator;
- forming an impurity doped indium tin oxide film on said undoped indium tin oxide film;
- patterning laminations of said undoped indium tin oxide film and said impurity doped indium tin oxide film to form source/drain electrodes; and
- successively forming an amorphous silicon active layer and a gate insulation film over said source/drain electrodes and a top surface of said insulator along with a plasma chemical vapor deposition method so that in said amorphous silicon active layer over said source/drain electrodes, an impurity diffused interface is formed which is in contact with said impurity doped indium tin oxide film thereby to form ohmic contacts between said impurity doped indium tin oxide film and said amorphous silicon active layer, whilst no impurity introduced region is formed in said amorphous silicon active layer being in contact with said top surface of said insulator and being positioned between said source/drain electrodes;
- forming a gate electrode film on said gate insulation film; and
- patterning laminations of said amorphous silicon active layer, said gate insulation film and said gate electrode film.
- 26. The method as claimed in claim 25, wherein said heat treatment is carried out at a temperature in the range of 200.degree. C. to 350.degree. C.
- 27. The method as claimed in claim 25, wherein said amorphous silicon active layer is deposited by a plasma chemical vapor deposition method.
- 28. The method as claimed in claim 25, wherein said undoped indium tin oxide film and said impurity doped indium tin oxide film are successively deposited in an in-line sputtering apparatus provided with both an impurity doped indium tin oxide target and an undoped indium tin oxide target.
- 29. The method as claimed in claim 25, wherein said undoped transparent conductive film and said impurity doped indium tin oxide film are successively deposited in a single deposition process by use of a single wafer sputtering apparatus having two different chambers being respectively provided with an impurity doped indium tin oxide target and an undoped indium tin oxide target.
- 30. The method as claimed in claim 25, wherein said impurity doped indium tin oxide film is deposited by sputtering an impurity doped indium tin oxide target so that said impurity doped indium tin oxide film has a thickness of approximately 10% or less of a total thickness of said undoped indium tin oxide film and said impurity doped indium tin oxide film.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 8-096358 |
Apr 1996 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a division of application Ser. No. 08/842,770, filed Apr. 17, 1997 now U.S. Pat. No. 5,864,149.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
| Entry |
| Wolf et al., Silicon Processing for the VLSI Era, V1--Process Technology, pp. 161-195, 363-369, 1986. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
842770 |
Apr 1997 |
|