The present invention relates to a method of fabricating a semiconductor structure, and more particularly to a method of fabricating a thin film transistor structure.
In a process of fabricating a conventional oxide semiconductor thin film transistor, such as an indium gallium zinc oxide thin film transistor (IGZO TFT), in order for a back channel to be protected from being etched and damaged while performing an etching process of a source and a drain, an etching stop layer (ESL) is usually formed on an oxide semiconductor layer, thereby increasing a mask procedure and increasing the complexity of the process of fabricating the thin film transistor. Moreover, in addition to the etching stop layer limiting a length of the channel, the etching stop layer is difficult to form in a display device with a relatively high resolution. Furthermore, in the process of fabricating the conventional thin film transistor, a mask procedure is required to form the source and the drain, so as to increase the complexity of the process of fabricating the thin film transistor.
As a result, it is necessary to provide a method of fabricating a thin film transistor structure to solve the problems existing in the conventional technologies.
In view of this, the present invention provides a method of fabricating a thin film transistor structure, so as to solve the high complexity problem in the fabricating process existing in the conventional technology and the problem produced when an etching stop layer is used.
A primary object of the present invention is to provide method of fabricating a thin film transistor structure, which can simplify the fabricating process and which a source and a drain are formed without using an etching stop layer.
To achieve the above object, an embodiment of the present invention provides a method of fabricating a thin film transistor structure, comprising steps of: providing a substrate; forming a gate pattern layer on the substrate; covering a gate insulating layer on the gate pattern layer and the substrate; forming an active pattern layer on the gate insulating layer, wherein a position of the active pattern layer corresponds to that of the gate pattern layer; forming a photoresist pattern layer on the active pattern layer and a part of the gate insulating layer to expose a source predetermining position and a drain predetermining position of the gate insulating layer, wherein the photoresist pattern layer comprises a plurality of inverted trapezoidal blocks; using the photoresist pattern layer as a mask to deposit a metal layer on the photoresist pattern layer, the source predetermining position and the drain predetermining position; and removing the photoresist pattern layer to remove the metal layer on the photoresist pattern layer at the same time such that the metal layer is patterned to form a source and a drain; wherein after the step of removing the photoresist pattern layer, the method further comprises a step of: covering a passivation layer on the source, the drain, the active pattern layer, and the gate pattern layer; and wherein in the step of depositing the metal layer, the method further comprises a step of: using the photoresist pattern layer as a light mask to form a metal layer on the photoresist pattern layer, the source predetermining position, and the drain predetermining position in a sputter method.
In one embodiment of the present invention, a material of the gate pattern layer comprises aluminum, molybdenum, or copper.
In one embodiment of the present invention, the gate pattern layer is formed by a photolithography mask method.
In one embodiment of the present invention, the active pattern layer is formed by a photolithography mask method.
In one embodiment of the present invention, in the step of covering the gate insulating layer on the gate pattern layer and the substrate, the method further comprises a step of: forming the gate insulating layer by using a physical vapor deposition method.
In one embodiment of the present invention, each of the inverted trapezoidal blocks comprises a baseline surface and a topline surface, wherein the baseline surface is contacted with the active pattern layer or the gate insulating layer, and an area of the baseline surface is smaller than that of the topline surface.
In one embodiment of the present invention, each of the inverted trapezoidal blocks comprises a left-side surface and a right-side surface extended respectively from two sides of the baseline surface toward and connected with two sides of the topline surface, wherein a first angle between the left-side surface and the topline surface is greater than 0 degrees and less than 90 degrees; and a second angle between the right-side surface and the topline surface is greater than 0 degrees and less than 90 degrees.
In one embodiment of the present invention, the first angle is greater than or equal to 30 degrees and less than 90 degrees; and the second angle is greater than or equal to 30 degrees and less than 90 degrees.
To achieve the above object, another embodiment of the present invention provides a method of fabricating a thin film transistor structure, comprising steps of: providing a substrate; forming a gate pattern layer on the substrate; covering a gate insulating layer on the gate pattern layer and the substrate; forming an active pattern layer on the gate insulating layer, wherein a position of the active pattern layer is corresponding to that of the gate pattern layer, forming a photoresist pattern layer on the active pattern layer and a part of the gate insulating layer to expose a source predetermining position and a drain predetermining position of the gate insulating layer, wherein the photoresist pattern layer comprises a plurality of inverted trapezoidal blocks; using the photoresist pattern layer as a mask to deposit a metal layer on the photoresist pattern layer, the source predetermining position and the drain predetermining position; and removing the photoresist pattern layer to remove the metal layer on the photoresist pattern layer at the same time such that the metal layer is patterned to form a source and a drain.
In one embodiment of the present invention, after the step of removing the photoresist pattern layer, the method further comprises a step of: covering a passivation layer on the source, the drain, the active pattern layer, and the gate pattern layer.
In one embodiment of the present invention, in the step of depositing the metal layer, the method further comprises a step of: using the photoresist pattern layer as a light mask to form a metal layer on the photoresist pattern layer, the source predetermining position, and the drain predetermining position in a sputter method.
In one embodiment of the present invention, a material of the gate pattern layer comprises aluminum, molybdenum, or copper.
In one embodiment of the present invention, the gate pattern layer is formed by a photolithography mask method.
In one embodiment of the present invention, the active pattern layer is formed by a photolithography mask method.
In one embodiment of the present invention, in the step of covering the gate insulating layer on the gate pattern layer and the substrate, the method further comprises a step of: forming the gate insulating layer by using a physical vapor deposition method.
In one embodiment of the present invention, each of the inverted trapezoidal blocks comprises a baseline surface and a topline surface, wherein the baseline surface is contacted with the active pattern layer or the gate insulating layer, and an area of the baseline surface is smaller than that of the topline surface.
In one embodiment of the present invention, each of the inverted trapezoidal blocks comprises a left-side surface and a right-side surface extended respectively from two sides of the baseline surface toward and connected with two sides of the topline surface, wherein a first angle between the left-side surface and the topline surface is greater than 0 degrees and less than 90 degrees; and a second angle between the right-side surface and the topline surface is greater than 0 degrees and less than 90 degrees.
In one embodiment of the present invention, the first angle is greater than or equal to 30 degrees and less than 90 degrees; and the second angle is greater than or equal to 30 degrees and less than 90 degrees.
In comparison with the conventional technologies, the method of fabricating a thin film transistor structure can not only simplify the fabricating process, and it is unnecessary to form an etching stop layer used to protect a back channel.
To make the above description of the present invention more clearly comprehensible, it is described in detail below in examples of preferred embodiments with the accompanying drawings.
The following description of the embodiments with reference to the appended drawings is used for illustrating specific embodiments which may be used for carrying out the present invention. Furthermore, the directional terms described by the present invention, such as upper, lower, top, bottom, front, back, left, right, inner, outer, side, around, center, horizontal, lateral, vertical, longitudinal, axial, radial, uppermost or lowermost, etc., are only directions by referring to the accompanying drawings. Thus, the used directional terms are used to describe and understand the present invention, but the present invention is not limited thereto.
Please refer to
Please refer to
Please refer to
Please refer to
Please refer to
Please refer to
In one embodiment, as shown in
Please refer to
In one embodiment, please refer to
From above, the method of fabricating the thin film transistor of the embodiment of the present invention not only reduces two mask procedures (a mask used in an etching stop layer and a mask used in etching source/drain) to simplify the fabricating process, and it is unnecessary to form an etching stop layer used to protect a back channel, so as to prevent from the problem induced from forming the etching stop layer.
The present invention has been described in relative embodiments described above. However, the above embodiments are merely examples of performing the present invention. It must be noted that the implementation of the disclosed embodiments does not limit the scope of the invention. On the contrary, modifications and equal settings included in the spirit and scope of the claims are all included in the scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
201610022135.7 | Jan 2016 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2016/074501 | 2/25/2016 | WO | 00 |