Claims
- 1. A method of fabricating a thin film transistor, comprising the steps of:
- preparing an insulating substrate;
- forming a first Si film serving as a channel layer on said insulating substrate;
- forming a gate insulating film made principally of SiO.sub.2 on said first Si film;
- forming a second Si film doped with an impurity on said gate insulating film;
- patterning said second Si film by isotropic etching using a photoresist layer as a mask to form a gate electrode that is narrower than the photoresist layer;
- patterning said gate insulating film by anisotropic etching using said photoresist layer as a mask into a configuration that is wider than said gate electrode to form a gate insulating film pattern; and
- ion implanting said first Si film with an impurity using said gate insulating film pattern as a mask to form source/drain regions of an offset structure.
- 2. A method of fabricating a thin film transistor, comprising the steps of:
- preparing an insulating substrate;
- forming a first Si film serving as a channel layer on said insulating substrate;
- forming a gate insulating film made principally of SiO.sub.2 on said first Si film;
- forming a second Si film doped with an impurity on said gate insulating film;
- patterning said second Si film by isotropic etching using a photoresist layer as a mask to form a gate electrode that is narrower than the photoresist layer;
- patterning said gate insulating film by anisotropic etching using said photoresist layer as a mask into a configuration that is wider than said gate electrode to form a gate insulating film pattern;
- ion implanting said first Si film with first impurities of a conductivity type to a first concentration with an accelerating voltage that is low enough so that said first impurities do not pass through said gate insulting film pattern; and
- ion implanting said first Si film with second impurities of said conductivity type to a second concentration that is less than said first concentration with an accelerating voltage that is high enough so that said second impurities pass through said gate insulating film pattern to form source/drain regions of an LDD structure.
- 3. A method of fabricating a thin film transistor, comprising the steps of:
- preparing an insulating substrate;
- forming a first Si film serving as a channel layer on said insulating substrate;
- forming a gate insulating film made principally of SiO.sub.2 on said first Si film;
- forming a second Si film doped with an impurity on said gate insulating film;
- patterning said second Si film by isotropic etching using a photoresist layer as a mask to form a gate electrode that is narrower than the photoresist layer;
- patterning said gate insulating film by anisotropic etching using said photoresist layer as a mask into a configuration that is wider than said gate electrode to form a gate insulating film pattern; and
- ion implanting said first Si film with first impurities of a conductivity type at a high concentration using said gate insulating film pattern as a mask;
- etching off said gate insulating film pattern on both ends of said gate electrode; and
- ion implanting said first Si film with second impurities of said conductivity type at a low concentration using said gate electrode and said gate insulating film pattern as a mask to form source/drain regions of an LDD structure.
- 4. A method of fabricating a thin film transistor, comprising the steps of:
- preparing an insulating substrate;
- forming a first Si film serving as a channel layer on said insulating substrate;
- forming a gate insulating film made principally of SiO.sub.2 on said first Si film;
- forming a second Si film doped with an impurity on said gate insulating film;
- patterning said second Si film by isotropic etching using a photoresist layer as a mask to form a gate electrode narrower than said photoresist layer;
- ion implanting said first Si film with first impurities of a conductivity type at a high concentration through said gate insulating film using said photoresist layer as a mask;
- removing said photoresist layer;
- patterning said gate insulating film using said gate electrode as a mask; and
- ion implanting said first Si film with second impurities of said conductivity type at a low concentration using said gate electrode and said gate insulating film as a mask to form source/drain regions of an LDD structure.
- 5. A method of fabricating a thin film transistor in accordance with any one of claims 1-3 and 4, wherein:
- said isotropic etching during said step of patterning said second Si film is attained by dry etching using a gas primarily consisting of at least one compound of the group consisting of at least one of SF.sub.6, CF.sub.4, Cl.sub.2, or NF.sub.3.
- 6. A method of fabricating a thin film transistor in accordance with any one of claims 1-3, wherein: p1 said isotropic etching during said step of patterning said gate insulating film is attained by dry etching using a gas primarily consisting of one compound from the group consisting of CHF.sub.3, CF.sub.4 , CF.sub.3 C.sub.1, CF.sub.2 Cl.sub.2, C.sub.2 F.sub.6, C.sub.2 F.sub.2 Cl, C.sub.2 F.sub.4 Cl.sub.2, and C.sub.3 F.sub.8.
- 7. A method of fabricating a thin film transistor in accordance with any one of claims 1-3 and 4, wherein:
- said second Si film is an amorphous Si film, and
- said method further comprising the step of annealing said second Si film to polycrystallize said second Si film after said step of patterning said second Si film.
- 8. A method of fabricating a thin film transistor in accordance with claim 5, wherein:
- the end point of said dry etching is detected by means of plasma spectrometry and an overetching is performed over the endpoint, to thereby control an offset length or an LDD length on opposite sides of said gate electrode.
- 9. A method of fabricating a thin film transistor in accordance with claim 5, wherein:
- the etching is performed using a gas consisting primarily of SF.sub.6 and utilizing plasma emission of fluorine radical (F.sup.*) as an index of detection of an etching end point.
- 10. A method of fabricating a thin film transistor, comprising the steps of:
- preparing an insulating substrate;
- forming a first silicon film, serving as a channel layer, on said insulating substrate;
- forming a gate insulating film made principally of SiO.sub.2 on said first silicon film;
- forming a second silicon film that is doped with impurities on said gate insulating film;
- patterning said second silicon film by isotropic etching, using a photoresist layer as a mask, to form a gate electrode that is narrower than said photoresist layer, and then;
- ion implanting said first silicon film with first impurities of a conductivity type through said gate insulating film, using said photoresist layer as a mask, to form source/drain regions of an offset structure; and
- wherein said isotropic etching during said step of patterning said second silicon film comprises dry etching said second silicon film using a gas consisting primarily of SF.sub.6.
- 11. A method of fabricating a thin film transistor, comprising the steps of:
- preparing an insulating substrate;
- forming a first silicon film, serving as a channel layer, on said insulating substrate;
- forming a gate insulating film made principally of SiO.sub.2 on said first silicon film;
- forming a second silicon film that is doped with impurities, on said gate isulating film;
- patterning said second silicon film by isotropic etching, using a photoresist layer as a mask, to form a gate electrode that is narrower than said photoresist layer, and then;
- ion implanting said first silicon film through said gate insulating film, using said photoresist layer as a mask, with first impurities of a conductivity type to a first concentration;
- removing said photoresist layer;
- ion implanting said first silicon film through said gate insulating film, using said gate electrode as a mask to form source/drain regions of an LDD structure, with second impurities of said conductivity type to a second concentration that is less than said first concentration; and
- wherein said isotropic etching during the step of patterning said second silicon film comprises dry etching using a gas primarily consisting of SF.sub.6.
- 12. A method according to one of claims 10 and 11, wherein:
- the endpoint of said dry etching is detected by means of plasma spectrometry and an overetching is performed over the endpoint, to thereby control an offset length or an LDD length on opposite sides of said gate electrode.
- 13. A method according to any one of claims 10 and 11, wherein:
- the etching is performed using a gas consisting primarily of SF.sub.6 and utilizing plasma emission of fluorine radical (F.sup.* ) as an index of detection of an etching endpoint.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4-14770 |
Jan 1992 |
JPX |
|
4-292692 |
Oct 1992 |
JPX |
|
Parent Case Info
This application is a continuation-in-part of Ser. No. 08/038,651 filed Mar. 29, 1993, now abandoned which is a continuation-in-part of Ser. No. 08/009,141 filed Jan. 26, 1993, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
3935411A1 |
Apr 1990 |
DEX |
63-44767A |
Feb 1988 |
JPX |
63-211761A |
Sep 1988 |
JPX |
298142A |
Apr 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Ghandhi, "VLSI Fabrication Principles Silicon and Gallium Arsenide", pp. 504-506. 1983, month unknown. |
Wolf et al., "Silicon Processing for the VLSI Era", vol. I, pp. 544-547, 1986, month unknown. |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
38651 |
Mar 1993 |
|
Parent |
09141 |
Jan 1993 |
|