Claims
- 1. An array of transistors, comprising:
a buried layer of n-type material formed upon a substrate; a p-type layer defined upon the buried layer; each said transistor being formed in said p-type layer and having a drain, source and gate, each said transistor having a first p-type region formed under said respective source; and a second p-type region laterally extending proximate said drain of each said transistor and proximate the first p-type region of each said transistor, said second p-type region being adapted to collect minority carriers of said transistors.
- 2. The array as specified in claim 1 further comprising a deep n-type region formed in the p-type layer and proximate the buried layer together forming a guardring about the drain regions of the plurality of transistors.
- 3. The array as specified in claim 1 wherein said n-type buried layer comprises an NBL layer, said NBL layer being common to each of said transistors.
- 4. The array as specified in claim 1 wherein each said transistor is connected in parallel.
- 5. The array as specified in claim 1 wherein the transistors connected in parallel form a large power FET.
- 6. The array as specified in claim 1 wherein said second p-type region collects minority carriers of each said transistor.
- 7. The array as specified in claim 6 further comprising a deep n-type region formed in the p-type layer and proximate the buried layer together forming a guardring about the drain regions of the plurality of transistors, said guardring being isolated from the drains of said transistors.
- 8. The array as specified in claim 7 wherein the guardring collects minority carriers from the second p-type region.
- 9. The array as specified in claim 8 wherein the buried layer is an NBL layer.
- 10. The array as specified in claim 9 wherein the deep n-type region is an N+ well.
- 11. The array as specified in claim 1 wherein the p-type layer is a P-epi tank.
- 12. The array as specified in claim 1 wherein said first p-type region is more heavily doped than said second p-type region.
- 13. The array as specified in claim 12 wherein said second p-type region is more heavily doped than said p-type layer.
CLAIM OF PRIORITY OF RELATED APPLICATIONS
[0001] This application claims priority of co-pending application Ser. No. 09/550,746, filed Apr. 17, 2000 entitled “HIGH SIDE AND LOW SIDE METHOD OF GUARD RINGS FOR LOWEST PARASITIC PERFORMANCE IN AN H-BRIDGE CONFIGURATION” commonly assigned to the present applicant and the teachings of which are incorporated herein by reference.