Claims
- 1. An integrated circuit comprising:
- a monocrystalline substrate having an outer surface;
- a layer of semiconductive material disposed over said outer surface;
- a pair of electrically conductive resistor electrodes formed within and extending through the semiconductive material layer, the pair of resistor electrodes being separated from one another and thereby having a mass of the semiconductive material layer disposed over said outer surface extending therebetween; and
- a pair of electrically conductive diffusion regions received within the monocrystalline substrate, individual diffusion regions of the pair of regions being in electrical connection with individual respective resistor electrodes of the pair of electrodes, each diffusion region having an uppermost surface which extends no further than said outer surface.
- 2. The integrated circuit of claim 1 wherein the layer of semiconductive material has an upper surface, and the resistor electrodes have respective upper surfaces which are elevationally coincident with the semiconductive material layer.
- 3. The integrated circuit of claim 1 wherein the semiconductive material is silicon having a conductivity enhancing dopant concentration of less than or equal to 1.times.10.sup.19 ions/cm.sup.3.
- 4. The integrated circuit of claim 1 wherein the electrically conductive resistor electrodes comprise polysilicon having a conductivity enhancing dopant concentration of at least 1.times.10.sup.20 ions/cm.sup.3.
- 5. The integrated circuit of claim 1 wherein the electrically conductive resistor electrodes comprise tungsten.
- 6. The integrated circuit of claim 1 wherein the semiconductive material is silicon having a conductivity enhancing dopant concentration of less than or equal to 1.times.10.sup.19 ions/cm.sup.3, and the electrically conductive resistor electrodes comprise polysilicon having a conductivity enhancing dopant concentration of at least 1.times.10.sup.20 ions/cm.sup.3.
- 7. An integrated circuit comprising:
- a substrate having an uppermost surface, the substrate having a pair of spaced electrically conductive diffusion regions provided therein, the diffusion regions having respective uppermost surfaces which are elevationally coincident with the substrate uppermost surface;
- a layer of semiconductive material over the substrate uppermost surface; and
- a pair of electrically conductive resistor electrodes provided within the semiconductive material layer extending entirely therethrough and in electrical connection with the respective diffusion regions, the pair of resistor electrodes being separated from one another and thereby having a mass of the semiconductive material extending laterally therebetween.
- 8. The integrated circuit of claim 7 wherein the semiconductive material is silicon having a conductivity enhancing dopant concentration of less than or equal to 1.times.10.sup.19 ions/cm.sup.3.
- 9. The integrated circuit of claim 1 wherein the electrically conductive resistor electrodes comprise polysilicon having a conductivity enhancing dopant concentration of at least 1.times.10.sup.20 ions/cm.sup.3.
- 10. The integrated circuit of claim 1 wherein the electrically conductive resistor electrodes comprise tungsten.
- 11. The integrated circuit of claim 7 wherein the semiconductive material is silicon having a conductivity enhancing dopant concentration of less than or equal to 1.times.1019 ions/cm.sup.3, and the electrically conductive resistor electrodes comprise polysilicon having a conductivity enhancing dopant concentration of at least 1.times.10.sup.20 ions/cm.sup.3.
- 12. The integrated circuit of claim 7 wherein the layer of semiconductive material has an upper surface, and the resistor electrodes have respective upper surfaces which are elevationally coincident with the semiconductive material layer.
- 13. An integrated circuit comprising:
- a bulk semiconductive substrate having an outer surface;
- a first diffusion region of a conductivity enhancing impurity of a first type disposed within the semiconductive substrate below the outer surface thereof and having a first electrically resistive dopant concentration, the first diffusion region having an uppermost surface which is elevationally coincident with the substrate outer surface;
- a spaced pair of second diffusion regions of conductivity enhancing impurity of the first type within the semiconductive substrate having a second electrically conductive dopant concentration, the spaced second diffusion regions contacting the first diffusion region and having first diffusion region semiconductive material extending therebetween;
- an insulating layer outwardly of the semiconductive substrate over the first diffusion region; and
- a pair of electrically conductive electrodes formed through the insulating layer over and in electrical connection with the second diffusion regions.
- 14. The integrated circuit of claim 13 wherein the first concentration is less than or equal to 1.times.10.sup.19 ions/cm.sup.3, and the second concentration is at least 1.times.10.sup.20 ions/cm.sup.3.
- 15. The integrated circuit of claim 1, wherein said substrate outer surface is locally planar in the vicinity of the diffusion regions, and said uppermost surfaces of said diffusion regions extend no further than said substrate outer surface.
- 16. The integrated circuitry of claim 15, wherein said uppermost surfaces of said diffusion regions are generally planar.
- 17. The integrated circuitry of claim 15, wherein said uppermost surfaces of the said diffusion regions are generally planar and elevationally coincident with said substrate outer surface.
- 18. The integrated circuitry of claim 7, wherein each resistor electrode has a bottommost surface disposed on the uppermost surface of the substrate.
- 19. The integrated circuitry of claim 13, wherein each of said second diffusion regions has an uppermost surface which is elevationally coincident with the substrate outer surface.
RELATED PATENT DATA
This is a divisional application of U.S. patent application Serial No. 08/539,876, filed on Oct. 6, 1995, entitled "Method of Forming a Resistor and Integrated Circuitry having a Resistor Construction" naming as inventors Kirk Prall, Pierre C. Fazan, Aftab Ahmad, Howard E. Rhodes, Werner Juengling, Pai-Hung Pan, and Tyler Lowrey, and assigned to the assignee hereof. This application is also related to the following applications: U.S. patent application Ser. No. 08/679,705 which is a divisional of U.S. patent application Ser. No. 08/539,876; and U.S. patent application Ser. No. 08/679,945 which is a file wrapper continuation application of application Ser. No. 08/539,876.
US Referenced Citations (14)
Foreign Referenced Citations (2)
Number |
Date |
Country |
57-196573 |
Dec 1982 |
JPX |
60-231354 |
Nov 1985 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
539876 |
Oct 1995 |
|