Claims
- 1. A method of manufacturing a semiconductor memory device having a peripheral circuit portion and a memory cell portion which is constituted by a transistor and a capacitor, comprising the steps of:
- forming said capacitor in said memory cell portion which includes a first nitride layer;
- forming a first SiO.sub.2 film on an entire surface of said semiconductor memory device and over said first nitride layer after forming said capacitor;
- forming a second nitride of SiN film on an entire surface of said first SiO.sub.2 film;
- completely removing said second nitride SiN film formed on said memory cell portion; then
- forming a second SiO.sub.2 film on an entire surface of said semiconductor memory device; and
- removing said second SiO.sub.2 film formed on said peripheral circuit portion using said second nitride of SiN film as an etch stopper.
- 2. A method according to claim 1, further comprising the step of performing hydrogen annealing for eliminating an interface state of said memory cell portion after the step of removing said second SiO.sub.2 film on said peripheral circuit portion.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-309667 |
Oct 1991 |
JPX |
|
Parent Case Info
This is a division, of application Ser. No. 08/265,612, filed Jun. 24, 1994, which is a continuation of Ser. No. 07/960,880, filed Oct. 14, 1992, abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5158905 |
Ahn et al. |
Oct 1992 |
|
5275972 |
Ogawa et al. |
Jan 1994 |
|
5320976 |
Chin et al. |
Jun 1994 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
265612 |
Jun 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
960880 |
Oct 1992 |
|