Claims
- 1. A method of forming conductively doped contacts on a supporting substrate in a semiconductor device, said method comprising the steps of:
- preparing a conductive area to accept contact formation;
- forming a phosphorus doped polysilicon layer over said conductive area, said conductive area and said phosphorus layer having a first interfacial silicon dioxide layer therebetween;
- forming an arsenic doped polysilicon layer over said phosphorus doped polysilicon layer, said arsenic doped polysilicon layer and said phosphorus doped polysilicon layer having a second interfacial silicon dioxide layer therebetween;
- annealing said layers to provide sufficient thermal treatment to allow phosphorus atoms to break up said first interfacial silicon dioxide layer while said second interfacial silicon dioxide layer deters the out-diffusion of phosphorus atoms into said arsenic doped polysilicon layer; and
- further annealing said layers so that said phosphorus atoms break up said second interfacial silicon dioxide layer.
- 2. The method as recited in claim 1, wherein said phosphorus doped polysilicon layer is doped with a concentration of phosphorus greater than 5E19 cm.sup.-3.
- 3. The method as recited in claim 1, wherein said supporting substrate comprises a silicon substrate.
- 4. The method as recited in claim 1, wherein said conductive area is a conductively doped portion of a silicon substrate.
- 5. The method as recited in claim 1, wherein said conductive area is a conductively doped silicon material.
- 6. The method as recited in claim 1, wherein said phosphorus doped polysilicon layer has a thickness in the range of 100-500 .ANG. and said arsenic doped polysilicon layer has a thickness in the range of 500-5000 .ANG..
- 7. The method as recited in claim 1, wherein said annealing step is performed at a temperature range of approximately 900-1100.degree. C.
- 8. The method as recited in claim 1, wherein said semiconductor device comprises a memory device.
- 9. The method as recited in claim 1, wherein said annealing step is performed such that the arsenic atoms and the phosphorus atoms diffuse into the conductive area no more than 500-1000 .ANG. from the edge of said contact formation.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation to U.S. patent application Ser. No. 08/330,170, filed Oct. 27, 1994, U.S. Pat. No. 5,541,137, which is continuation-in-part to U.S. patent application Ser. No. 08/218,474, filed Mar. 24, 1994, now abandoned.
Government Interests
This invention was made with Government support under Contract No. MDA972-92-C-0054 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.
US Referenced Citations (14)
Foreign Referenced Citations (8)
Number |
Date |
Country |
59-138332 |
Aug 1984 |
JPX |
59-138332 |
Dec 1984 |
JPX |
62-165952 |
Jul 1987 |
JPX |
62-299049 |
Dec 1987 |
JPX |
1-217907 |
Aug 1989 |
JPX |
3-165516 |
Jul 1991 |
JPX |
5-129215 |
May 1993 |
JPX |
5-291514 |
Nov 1993 |
JPX |
Non-Patent Literature Citations (3)
Entry |
K. Park et al., J. Electrochem Soc., 138(2)(1991)545 "Comparison of As and B diffusion in polycrystalline/Single crystal silicon systems", Feb. 1991. |
F. Benyaich et al., J. Appl. Phys., 71(2)(1992)638 "Kinetic. . . realignment of polycrystalline Si films", Jan. 1992. |
S. Wolf + R.N. Tauber "Silicon Processing for the VLSI ERA" 1986 pp. 290-91, vol I. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
330170 |
Oct 1994 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
218474 |
Mar 1994 |
|