Claims
- 1. A portion of an integrated circuit structure, comprising:
- a first polycrystalline silicon layer having a first conductivity type;
- an insulating layer with an opening which exposes a portion of the first polycrystalline silicon layer;
- a second polycrystalline silicon layer having a second conductivity type and having a contact region with the first polycrystalline silicon layer; and
- a metal silicide which fills the contact region, wherein a portion of the metal silicide is not covered by the second polycrystalline silicon layer.
- 2. The structure of claim 1, wherein a lower insulating layer is formed over a substrate such that the first polycrystalline silicon layer is formed over the lower insulating layer and the lower insulating layer has an opening through which the first polycrystalline silicon layer has contact with a conductive region of the substrate.
- 3. The structure of claim 1, wherein the second polycrystalline silicon layer has a large grain size characteristic of amorphous silicon having been deposited, recrystallized and annealed.
- 4. The structure of claim 1, wherein the metal silicide is a refractory metal silicide.
- 5. The structure of claim 2, wherein the conductive region of the substrate is a source/drain region of a field effect device.
- 6. The structure of claim 4, wherein the refractory metal silicide is titanium silicide.
- 7. The structure of claim 4, wherein the refractory metal silicide is cobalt silicide.
- 8. The structure of claim 4, wherein the refractory metal silicide is molybdenum silicide.
Parent Case Info
This is a division, of application Ser. No. 08/055,077, filed Apr. 29, 1993.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0503904 |
Sep 1992 |
EPX |
Non-Patent Literature Citations (1)
Entry |
Wolf et al., Silicon Processing, Lattice Press 1986, pp. 176-195. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
55077 |
Apr 1993 |
|