Method of forming mirrors by surface transformation of empty spaces in solid state materials

Information

  • Patent Grant
  • 7512170
  • Patent Number
    7,512,170
  • Date Filed
    Thursday, June 29, 2006
    17 years ago
  • Date Issued
    Tuesday, March 31, 2009
    15 years ago
Abstract
A multi-layered reflective mirror formed of spaced-apart plate-shaped empty space patterns formed within a substrate is disclosed. The plurality of plate-shaped empty space patterns are formed by drilling holes in the substrate and annealing the substrate to form the spaced-apart plate-shaped empty space patterns.
Description
FIELD OF THE INVENTION

The present invention relates to semiconductor devices and methods of making such devices. More particularly, the invention relates to solid state materials and to a novel method of forming multi-layered dielectric mirrors including empty-spaced patterns formed in such solid materials.


BACKGROUND OF THE INVENTION

Monocrystalline solid state materials such as single-crystal semiconductors are the basis of the current microelectronics industry. Solid state materials are characterized by a variety of properties, for example, electrical properties such as electrical conductivity or charge mobility, optical properties such as refractive index or speed of photons, thermal properties such as thermal conductivity or thermal expansion, mechanical properties such as stress or strain curves, and chemical properties such as resistance to corrosion or reaction consistency, among others.


Over the past years, the semiconductor industry has constantly explored new ways of increasing the amount of active surface area on the integrated circuit chips, particularly on those employing monocrystalline semiconductor substrates. Accordingly, attempts to modify the electrical, optical, thermal and/or mechanical properties of such monocrystalline substrates have been made in an effort to minimize the dimensions of the IC devices, while maximizing the corresponding available active area. For example, new epitaxial growth processes such as the Epitaxial Lateral Overgrowth (ELO) have been used in an attempt to extend the amount of surface area available to active devices. However, these growth processes have limited results mainly because they consume part of the precious surface areas for seeding purposes, defeating therefore the primary purpose of increasing the available active area.


Another technology proposed by the semiconductor industry is the so-called Silicon-On-Insulator (SOI) process, wherein oxygen atoms are implanted at high dose and energy to form a silicon dioxide insulating layer between the upper surface of the original monocrystalline substrate and the bottom bulk portion of the same substrate. Although the SOI devices have many advantages, such as reduced parasitic capacitance due to the buried insulating layer, the process is relatively expensive because of the high costs of implanting the oxygen atoms and curing of the implant-induced defects.


Thin-film technology, including the formation of multi-layered dielectrics, is another highly developed technology in the semiconductor industry, which is widely used for the control of the reflection and/or transmission of light or radiant heat at optical surfaces. When monochromatic light falls on a thin transparent film dielectric having a thickness “d,” the light waves reflected from the front and the rear surfaces of the dielectric film interfere. For near-normal incidence, the conditions for a maximum or minimum intensity of the light reflected from such film dielectric depend on the index of refraction of the film dielectric as follows:

2nd=(k+½)λ maxima  (1)


and

2nd=kλ minima  (2)


wherein: n=index of refraction of the dielectric;


λ=wavelength of a monochromatic light entering the dielectric;


d=thickness of the dielectric; and


k=0, 1, 2, . . .


Equations (1) and (2) apply when the index of refraction “n” of the dielectric film is greater or less than the indices of the media on each side of the dielectric. Only in these cases, there will be a relative phase change of 180° for reflections at the two surfaces. A glass plate in air or an air film between two glass plates provide examples of cases to which both equations (1) and (2) apply.


Accordingly, there is a need for an improved method of increasing the available active surface area on integrated circuit chips fabricated on monocrystalline substrates which involve the transmission and/or reflection of light. There is also a need for a more advantageous method of forming dielectric mirrors in monocrystalline semiconducting substrates for low power dissipation, low light losses and high speed optoelectronic devices.


SUMMARY OF THE INVENTION

The present invention provides a method of forming multi-layered dielectric mirrors in light-transmissive substrates, such as, for example, monocrystalline silicon or quartz substrates. According to an exemplary embodiment of the invention, a plurality of buried plate-shaped empty spaces are formed in a light-transmissive substrate. The plurality of such buried plate-shaped regions have indices of refraction greater or less than the index of refraction of the light-transmissive substrate within which they are formed. Particular optical properties of the dielectric mirrors and/or bulk material within which they are formed can be easily tailored by the bulk material and the location, size and number of plate-shaped empty spaces formed therein.


These and other features and advantages of the invention will be more clearly apparent from the following detailed description which is provided in connection with accompanying drawings and which illustrates exemplary embodiments of the invention.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1(
a)-(f) illustrate a portion of a silicon substrate undertaking a sequence of steps for single sphere-shaped empty space formation.



FIGS. 2(
a)-(c) illustrate a portion of a silicon substrate undertaking a sequence of steps for single pipe-shaped empty space formation.



FIGS. 3(
a)-(b) illustrate a portion of a silicon substrate undertaking a sequence of steps for plate-shaped empty space formation, performed in accordance with a method of forming a multi-layered mirror of the present invention.



FIG. 4 is a cross-sectional view of the representative silicon structure of FIG. 3(a), taken along line 4-4′, at an intermediate stage of processing and in accordance with a first embodiment of the present invention.



FIG. 5 is a three-dimensional view of the representative silicon structure according to the present invention at a stage of processing subsequent to that shown in FIG. 4.



FIG. 6 is a three-dimensional view of the representative silicon structure according to the present invention at a stage of processing subsequent to that shown in FIG. 5.



FIG. 7 is a three-dimensional view of the representative silicon structure according to the present invention at a stage of processing subsequent to that shown in FIG. 6.



FIG. 8 is a cross-sectional view of the representative multi-layer empty plate according to the present invention.



FIG. 9 is a schematic cross-sectional view of a laser assembly fabricated in accordance with the present invention.





DETAILED DESCRIPTION OF THE EMBODIMENTS

In the following detailed description, reference is made to various exemplary embodiments for carrying out the invention. These embodiments are described with sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be employed, and that structural, electrical and process changes may be made, and equivalents substituted, without departing from the invention. Accordingly, the following detailed description is exemplary and the scope of the present invention is defined by the appended claims.


The term “substrate” used in the following description includes any light-transmissive material having a uniform structure and a reasonably defined melting temperature. The term “substrate” is to be understood as including substrates formed of silicon, quartz, glass, gallium arsenide, indium gallium arsenide, silicon-on-insulator, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor and dielectric structures, as long as they retain a uniform and/or transparent structure and a defined melting temperature. Furthermore, when reference is made to a substrate in the following description, previous process steps may have been utilized to form regions or junctions in the base semiconductor structure or foundation.


The following discussion illustrates formation of a multi-layer dielectric mirror in a silicon substrate. The invention may be employed with other substrate materials noted, including quartz, and calculations are provided for both silicon and quartz substrates. However, it should be apparent to one skilled in the art that calculations may be used with any substrate having a uniform structural reasonably defined melting temperature.


Referring now to the drawings, where like elements are designated by like reference numerals, FIGS. 4-8 illustrate exemplary embodiments of a multi-layered dielectric mirror 100 comprising plate-shaped empty-spaced patterns formed in accordance with the present invention.


Before discussing the invention with specific reference to FIGS. 4-8, a background discussion of empty-spaced pattern formation in a substrate, such as silicon substrate 10 of FIG. 1, will be described with reference to FIGS. 1-3. Techniques for the formation of empty-spaced patterns of different geometries are described by Sato et al., in Substrate Engineering for the Formation of Empty Space in Silicon (ESS) Induced by Silicon Surface Migration, 1999 IEDM Digest, Paper 20.6.1, the disclosure of which is incorporated by reference herein.


Empty spaces which are formed in silicon substrates and have various shapes, such as plates, spheres or pipes, may be formed as a result of the self-organizing migration properties on the silicon surface. As such, when deeply-etched silicon substrates are annealed in a hydrogen ambient, for example, the silicon atoms on the surface migrate so that their surface energy is minimized. Based on these findings, Sato et al. have demonstrated that the geometry of empty spaces, such as spheres, plates and pipes, formed under the surface of a silicon substrate depends on the size, number and spacing of a plurality of cylindrical holes that are initially formed at a low temperature.


For example, FIGS. 1(a)-(f) illustrate how a single sphere-shaped empty space 13 is formed from a single cylindrical hole 12 formed within the silicon substrate 10. Subsequent to the formation of the cylindrical hole 12, the silicon substrate 10 is annealed at a temperature lower than the melting point of monocrystalline silicon (1400° C.), for example, at a temperature of about 1100° C. Sato et al. have demonstrated that, within about 60 seconds and under a reducing ambient of 10 Torr of hydrogen, the shape and surface morphology of the cylindrical hole 12 changes drastically to that of the sphere-shaped empty space 13 (FIG. 1(f). Because of the significant surface and/or volume diffusion which occurs at high annealing temperatures, the cylindrical hole 12 is unstable beyond a critical length Lc and transforms, therefore, to a lower energy state consisting of one or more empty spheres formed along the original cylinder axis.


As analyzed by Nichols et al., in Surface- (Interface-) and Volume-Diffusion Contributions to Morphological Changes Driven by Capillarity, Trans. AIME 233 at 1840 (October 1965), the disclosure of which is incorporated by reference herein, the number N of empty spheres that form from a cylindrical hole depends both on the length L of the cylindrical hole and on the cylinder radius Rc. Accordingly, the number N of empty spheres formed from a cylindrical hole made in a silicon substrate can be estimated according to the following equation:

8.89 Rc N≦L<8.89 Rc (N+1)  (3)


wherein: N=number of empty spheres;


Rc=cylinder radius; and


L=length of cylindrical hole.


Thus, equation (3) predicts that, if L<8.89 Rc, the number of empty spheres will be N=0, which means that no empty spheres will form from a cylindrical hole.


When one or more empty spheres form with a radius Rs, then according to Nichols et al., the value of Rs is given by the following equation:

Rs=1.88 Rc  (4)


wherein: Rs=sphere radius; and


Rc=cylinder radius.


When two or more empty spheres form from a cylinder hole with a cylinder radius Rc, then the distance 1 between the centers of two adjacent empty-spaced spheres is calculated from the following formula:

1=8.89 Rc  (5)


wherein: 1=center-to-center distance between two adjacent spheres; and


Rc=cylinder radius.


Reference is now made to FIGS. 2(a)-(c), which exemplify the formation of a single pipe-shaped empty space 23 from a linear array of cylindrical holes 22. Similarly, FIGS. 3(a)-(b) illustrate the formation of a single plate-shaped empty space 33 from a two-dimensional array of cylindrical holes 32 formed within a silicon substrate such as the silicon substrate 10. The values of the pipe radius Rp (of the pipe-shaped empty space 23) and that of the plate thickness Tp (of the plate-shaped empty space 33) may be calculated in a manner similar to that described above with reference to the formation of the empty sphere 13 and the calculation of sphere radius Rs in equation (4). The distance A between the centers of any two adjacent cylindrical holes 22, 32, in a linear array, may be calculated from the following formula:

2Rc<Δ<3.76 Rc  (6)


wherein: Rc=cylinder radius; and


Δ=center-to-center distance between two adjacent cylinder holes in a linear array.


Equation (6) ensures that adjacent cylindrical holes 22, 32 do not touch each other allowing, therefore, the formation of a plurality of adjacent spheres that combine to form the resulting pipe-shaped empty space 23 and plate-shaped empty space 33.


The values of the pipe radius Rp and of the plate thickness Tp are given by the following two expressions:

Rp=(8.86 Rc3/Δ)1/2  (7)
Tp=27.83 Rc32  (8)


wherein: Rp=pipe radius;

    • Tp=plate thickness; and


Δ=center-to-center distance between two adjacent cylinder holes in a linear array.


Reference is now made to FIG. 4 which, for simplicity, illustrates a cross-sectional view of structure of FIG. 3(a) on which a plurality of two-dimensional array of cylindrical holes 32 are drilled into silicon substrate 10 from an upper surface 11 of the substrate 10 to a depth D1.


The silicon substrate 10 is annealed at a temperature of about 1100° C. and under a reducing ambient of about 10 Torr of hydrogen, so that within about 60 seconds the two-dimensional array of cylindrical holes 32 transforms into the first plate-shaped empty space 33 (FIG. 5) by steps similar to those described above with reference to FIGS. 3(a)-(b). For a better understanding of the invention, the structure of FIG. 5 is illustrated in a three-dimensional view.


Radius R1 (FIG. 4) as well as distance Δ1 (FIG. 4) between the center of two adjacent cylindrical holes 32 of the two-dimensional array may be calculated in accordance to equation (6). Further, the length L1 (FIG. 4) of the two-dimensional array of cylindrical holes determines the length L1 (FIG. 5) of the first plate-shaped empty space 33, wherein the depth D1 (FIG. 4) to which the two-dimensional array of cylindrical holes is drilled determines the depth D1 (FIG. 5) at which the first plate-shaped empty space 33 is formed within the silicon substrate 10. In this case, the depth D1 and radius R1 of the cylindrical holes are chosen so that a single plate-shaped empty space, for example the first plate-shaped empty space 33, is formed at depth D1.


The thickness d (FIG. 5) of the first plate-shaped empty space 33 may be calculated in accordance with equation (8), where Tp=d1. As known in the art, this first plate-shaped empty region may be left empty in some areas, so that the region above the plate becomes a silicon-over-nothing area.


Subsequent to the formation of the first plate-shaped empty space 33, a second plate-shaped empty space 35 (FIG. 7) may be formed above the first plate-shaped empty space 33 and below the silicon surface 11 by a technique similar to that described for the formation of the first plate-shaped empty space 33 (FIGS. 5-6). As such, a second two-dimensional array of cylindrical holes 34 (FIG. 6) are drilled into the silicon substrate 10 to a depth D2 to define the intended location, length and orientation of a second plate-shaped empty space 33 (FIG. 7). The silicon substrate 10 is then annealed at a temperature of about 1100° C. and under a reducing ambient of about 10 Torr of hydrogen, so that within about 60 seconds the second two-dimensional array of cylindrical holes 34 transforms into the second plate-shaped empty space 35 (FIG. 7) by steps similar to those described above with reference to FIGS. 3(a)-(b).


Radius R2 (FIG. 6) as well as distance Δ2 (FIG. 6) between the center of two adjacent cylindrical holes 34 of the second two-dimensional array may be calculated in accordance to equation (6). Further, the length L2 (FIG. 6) of the second two-dimensional array of cylindrical holes determines the length L2 (FIG. 7) of the second plate-shaped empty space 35, wherein the depth D2 (FIG. 6) to which the second two-dimensional array of cylindrical holes is drilled determines the depth D2 (FIG. 7) at which the second plate-shaped empty space 35 is formed within the silicon substrate 10. The thickness d (FIG. 7) of the second plate-shaped empty space 33 may be calculated in accordance with equation (8), where Tp=d2.


Although FIG. 7 depicts only two plate-shaped empty spaces 33, 35 formed within the silicon substrate 10, it must be understood that any number “N” of such plate-shaped empty spaces may be formed by repeated application of the process described above and depicted in FIGS. 4-7. Such an “N” step process is required for the formation of a mirror with plate-shaped empty spaces having different thicknesses and/or being spaced non-uniformly. In the case where each plate-shaped empty space has an identical thickness “d” and the thickness of the material layers between any adjacent empty space is h1 and the refractive index of each material layer is n1 as shown in FIG. 8, it is only necessary to drill one, two-dimensional array of cylindrical holes and to undergo one high-temperature anneal step to simultaneously form the N plate-shaped empty spaces depicted in FIG. 8. The formation of a multi-layered dielectric mirror formed in this manner is described in detail below.


As illustrated in FIG. 8, the thickness of each of the N plate-shaped empty spaces is “d,” the refraction index of each of the plate-shaped empty spaces is n=1 (for air), the thickness of the material layers between any adjacent plate-shaped empty spaces is h1 and the refraction index of each material layer is n1. Applying these parameters to equation (1), the reflectivity RN for the multi-layered dielectric mirror 100 is maximum at a free space wavelength λ when both equations (9) and (10) below are true:

2dn=2d=(m+½)λ  (9)


wherein: d=thickness of each plate-shaped empty space;

    • n=refraction index of each plate-shaped empty space;
    • λ=wavelength for which mirror reflectivity is maximum; and
    • m=0, 1, 2, 3, . . .


and

2h1n1=(k+½)λ  (10)


wherein: h1=thickness of material layers between adjacent plate-shaped empty spaces;

    • n1=refraction index of each material layer;
    • λ=wavelength for which mirror reflectivity is maximum; and
    • k=0, 1, 2, 3, . . .


The reflectivity RN for the multi-layered dielectric mirror 100 of FIG. 8 comprising N plate-shaped empty spaces formed as described above is given by the following formula:

RN=(1−n12N+1/1+n12N+1)2  (11)


wherein: RN=maximum reflectivity of mirror;


n1=refraction index of each material layer; and


N=number of plate-shaped empty spaces.


As such, equation (11) permits the calculation of RN for various material monocrystalline layers. For example, illustrated below are the values of RN for N=7 plate-shaped empty spaces formed in a quartz (SiO2) substrate (SiO2 refraction index is n1=1.54) and in a silicon (Si) substrate (Si refraction index is n1=3.44), such as the silicon substrate 10:
















RN for SiO2
RN for Si




















N = 0
0.045
0.302



N = 1
0.165
0.838



N = 2
0.487
0.971



N = 3
0.741
0.9975



N = 4
0.881
0.9997



N = 5
0.942
≅1



N = 6
0.977
≅1



N = 7
0.991
≅1










Further, when the reflectivity RN for the multi-layered dielectric mirror 100 is maximum at a free space wavelength λ, the required radius Rc and separation ΔN of initial cylinders may be calculated accordingly. Thus, if 1=h1+d (as shown in FIG. 8), and applying equations (5), (9) and (10) it follows that:

Rc=1/8.89=(h1+d)/8.89==λ/4[(2k+1)/n1+(2m+1)](1/8.89)  (12)


Next, when the plate thickness Tp equals d and applying the value of Rc (as calculated in equation 12) to equation (8), the center-to-center distance ΔN between two adjacent cylindrical holes in a linear array may be calculated as follows:

ΔN2=27.83 Rc3/d=27.83 Rc3/(2m+1)λ/4  (13)


wherein: ΔN=center-to-center distance between two adjacent cylindrical holes;

    • Rc=cylinder radius;
    • λ=wavelength for which mirror reflectivity is maximum; and
    • m=0, 1, 2, 3, . . .


as long as the values of k and m from the equations (12) and (13) satisfy the equation (14) below:

2 Rc<ΔN<3.76 Rc  (14)


wherein: Rc=radius of cylindrical hole; and

    • ΔN=center-to-center distance between two adjacent cylindrical holes.


Accordingly, applying the value of ΔN from equation (13) to equation (14), it follows that:

22<3.13{[(1/n1)(2k+1)(2m+1)]+1}<3.762  (15)


which must be satisfied by both k and m so that maximum reflectivity can be attained for a mirror fabricated by a method of the present invention.


For illustration, in a case where the material layers are formed of SiO2 (quartz) for which the refraction index is n1=1.54, and where the wavelength λ=0.2 micron and the number of plate-shaped empty spaces are N=7, then equation (15) is satisfied because real solutions for both k and m exist since:

4<3.13[0.649(2k+1)(2m+1)+1]<14.76  (16)


Further, when quartz is used as the substrate and assuming that k=m=0; n1=1.54; and the wavelength λ=0.2 microns, the values of the cylinder radius “Rc,” the thickness “d” of the plate-shaped empty space, the thickness “h1” of the quartz layers between adjacent plate-shaped empty spaces, as well as the center-to-center distance ΔN between two adjacent cylindrical holes may be calculated according to equations (5), (9), (10) and (13), respectively, to obtain the following values:


Rc=0.00928 microns;


h1=0.03256 microns;


d=0.05 microns; and


ΔN=0.021 microns.


Also, the length L of a cylindrical hole could be also calculated from the above parameters as applied to equation (3) as follows:

0.5775 microns≦L<0.6560 microns  (17)


By using larger integer values for k and/or m, the values of “Rc,” “d,” “h1” and “ΔN” may be increased accordingly. If the value of L is chosen as the lower limit (for example, as the lower limit 0.5775 from equation (17) corresponding to N=7 for multi-layered quartz), the top surface above the plate-shaped empty spaces will be at the same level as the top surface 11 of the substrate 10. If, however, the value of L is chosen as the upper limit (for example, as the upper limit 0.6560 from equation (17) corresponding to N=7 and quartz layers) or at least greater than the lower limit, then the top surface above the plate-shaped empty spaces will be lower than the to surface 11 of substrate 10, as illustrated in FIG. 8.


When quartz is used as the monocrystalline substrate material, the annealing temperature for the formation of the plate-shaped empty spaces 33, 35, for example, could be higher than the annealing temperature of about 1100° C. used for a silicon substrate. Since the melting temperature of quartz is of about 1610° C. and, thus, higher than the melting temperature of silicon which is of about 1400° C., an annealing temperature of about 1100° C. and even higher could be used for the formation of a quartz mirror by the methods described above. Further, to avoid the loss of oxygen from the quartz material, an oxidizing rather than reducing ambient atmosphere could be used for the formation of the plate-shaped empty spaces. In any event, since the multi-layered dielectric mirror 100 utilizes only one material, such as silicon or quartz, among others, low internal loss is easily achieved.


Although the present invention has been described above with reference to the formation of reflective mirrors in silicon and quartz substrates, it must be understood that any substrate material having a uniform composition in the area of interest and a reasonably defined melting point may be used also. The annealing temperature for the formation of the plate-shaped empty spaces in such substrate material must be calculated and experimentally determined on a case-by-case analysis, as the annealing temperatures for forming empty spaces by surface transformation in substrates other than silicon and quartz have not been calculated yet by those skilled in the art. In any event, the annealing temperature must be lower than the melting point of such substrate material. The annealing temperature also depends greatly upon the self-organizing migrating properties of the substrate material to achieve minimal surface energy, as well as upon the reaction time and the extend of damage inflicted to the surfaces where cylindrical holes are drilled.


Although the present invention has been specifically described above with reference to the multi-layered dielectric mirror 100 formed of N=7 plate-shaped empty spaces, it must be understood that the present invention contemplates the formation of a reflective mirror with any number “N” of such plate-shaped empty spaces. As such, the invention contemplates, for example, the formation of a reflective mirror with only one plate-shaped empty space. In that case, however, the mirror reflectivity RN is much lower than that for a mirror having multiple plate-shaped empty spaces. For example, as calculated above with reference to equation (11), the maximum reflectivity of a mirror for silicon is of about 0.838, meaning that the single plate-shaped empty space mirror has a reflectivity of about 83% only. As known in the art, such a mirror could be useful as an output mirror of a laser which requires only about 80% reflectivity.


The formation of the multi-layered dielectric mirror 100 was described above with reference to N=7 plate-shaped empty spaces having same thicknesses and been spaced apart uniformly. It must be understood, however, that the present invention contemplates the formation of a reflective mirror with plate-shaped empty spaces having different thicknesses and/or being spaced apart non-uniformly. In such cases, the plate-shaped empty spaces will have different reflectivities and different phase-shifts, depending on the respective thickness and refractive index corresponding to each plate-shaped empty space. The general formula for calculating the reflectivity from periodically stratified media where there is no requirement on thicknesses and/or indices is very complex but may be found in Section 1.6.5 entitled “Periodically Stratified Media” in M. Born and E. Wolf, Principles of Optics at pp. 65-69, (Pergamon Press 1959), the disclosure of which is incorporated by reference herein.


The multi-layered dielectric mirror 100 formed by the method of the present invention described above could be used, for example, as a patterned reflective mask which can withstand high incident power levels, or as a high-reflectivity mirror below the junction of a vertical cavity laser. The multi-layered dielectric mirror 100 of the present invention may be also used as one or more embedded mirrors 33 in the end faces of an optically pumped solid state ion laser assembly 200, comprising a body 210 for producing laser light, which is illustrated in FIG. 9.


The above description and drawings are only to be considered illustrative of exemplary embodiments which achieve the features and advantages of the present invention. Modification and substitutions to specific process conditions and structures can be made without departing from the spirit and scope of the present invention. Accordingly, the invention is not to be considered as being limited by the foregoing description and drawings, but is only limited by the scope of the appended claims.

Claims
  • 1. A method of forming a reflective mirror within a substrate, said method comprising the acts of: providing a substrate having a melting temperature;forming a plurality of cylindrical holes within said substrate, each of said plurality of cylindrical holes being defined by a radius R=λ/4 [(2k+1)/n+(2m+1)] (1/8.89), wherein λ is a wavelength for which the reflectivity of said reflective mirror is maximum, n is the refraction index of said substrate, and k and m are real integers, and wherein any two adjacent cylindrical holes are spaced apart by a distance ΔN2=27.83 R3/(2m+1)λ/4; andsubjecting said substrate to a temperature lower than the melting temperature of said substrate to form a plurality of empty-spaced patterns beneath a surface of and within said substrate, said empty-spaced patterns being sequentially positioned along an optical path of said substrate.
  • 2. The method of claim 1, wherein at least one of said empty-spaced patterns is a plate-shaped empty-spaced pattern.
  • 3. The method of claim 2, wherein at least two of said plate-shaped empty-spaced patterns have same thicknesses.
  • 4. The method of claim 2, wherein at least two of said plate-shaped empty-spaced patterns have different thicknesses.
  • 5. The method of claim 1, wherein said empty-spaced patterns are plate-shaped empty-spaced patterns that are formed simultaneously.
  • 6. The method of claim 5, wherein said plate-shaped empty-spaced patterns are spaced apart uniformly.
  • 7. The method of claim 5, wherein said plate-shaped empty-spaced patterns are spaced apart non-uniformly.
  • 8. The method of claim 1, wherein said substrate comprises a material selected from the group consisting of silicon, quartz, germanium gallium arsenide, and indium gallium arsenide.
  • 9. A method of forming a patterned reflective mask within a substrate, said method comprising the acts of: providing a quartz substrate;forming a plurality of cylindrical holes within said quartz substrate, each of said plurality of cylindrical holes being defined by a radius R=λ/4 [(2k+1)/n+(2m+1)] (1/8.89), wherein λ is a wavelength for which the reflectivity of said reflective mirror is maximum, n is the refraction index of said substrate, and k and m are real integers, and wherein any two adjacent cylindrical holes are spaced apart by a distance ΔN2=27.83 R3/(2m+1)λ/4; andannealing said quartz substrate at a temperature of at least about 1100° C. and under an oxidizing ambient, to form a plurality of empty-spaced patterns beneath a surface of and within said quartz substrate, said empty-spaced patterns being sequentially positioned along an optical path of said quartz substrate.
  • 10. The method of claim 9, wherein at least one of said empty-spaced patterns is a plate-shaped empty-spaced pattern.
  • 11. The method of claim 9, wherein at least two of said plate-shaped empty-spaced patterns have same thicknesses.
  • 12. The method of claim 9, wherein at least two of said plate-shaped empty-spaced patterns have different thicknesses.
  • 13. The method of claim 9, wherein said empty-spaced patterns are plate-shaped empty-spaced patterns that are formed simultaneously.
  • 14. The method of claim 13, wherein said plate-shaped empty-spaced patterns are spaced apart non-uniformly.
  • 15. An integrated circuit substrate comprising: at least one reflective mirror provided beneath a surface of, and within, a semiconductor substrate, said reflective mirror comprising a plurality N of empty-spaced patterns located beneath said surface of and within said substrate, said empty-spaced patterns being positioned along an optical path of said substrate and being surrounded by substrate material, wherein said at least one reflective mirror is characterized by a maximum reflectivity value RN=(1−n12N+1/1+n12N+1)2, wherein n1 is the refraction index of the semiconductor substrate and wherein N is the number of empty-spaced patterns.
  • 16. The integrated circuit of claim 15, wherein said empty-spaced patterns include at least one plate-shaped empty-spaced pattern.
  • 17. The integrated circuit of claim 15, wherein each of said empty-spaced patterns has a respective refraction index.
  • 18. The integrated circuit of claim 15, wherein said maximum reflectivity value corresponds to maximum electromagnetic wave reflection for said reflective mirror.
  • 19. The integrated circuit of claim 15, wherein said semiconductor substrate comprises a material selected from the group consisting of silicon, quartz, germanium gallium arsenide, and indium gallium arsenide.
  • 20. The integrated circuit of claim 15, wherein said semiconductor substrate is a silicon-on-insulator substrate or a silicon-on-nothing substrate.
  • 21. The integrated circuit of claim 15, wherein said semiconductor substrate includes a laser.
  • 22. The integrated circuit of claim 21, wherein said laser is a vertical cavity laser and said reflective mirror is located below a junction of said vertical cavity laser.
  • 23. The integrated circuit of claim 21, wherein said laser is a solid state ion laser and said reflective mirror is embedded within at least one end face of said solid state ion laser.
CROSS REFERENCE TO RELATED APPLICATIONS

The present application is a continuation of U.S. application Ser. No. 09/855,532, filed May 16, 2001, now U.S. Pat. No. 7,142,577 the disclosure of which is herewith incorporated by reference in its entirety.

US Referenced Citations (171)
Number Name Date Kind
3497455 Ahr Feb 1970 A
4241359 Izumi et al. Dec 1980 A
4314595 Yamamoto et al. Feb 1982 A
4589928 Dalton May 1986 A
4717681 Curran Jan 1988 A
4756956 Nagai et al. Jul 1988 A
4962051 Liaw Oct 1990 A
4962058 Cronin et al. Oct 1990 A
4992321 Kandachi et al. Feb 1991 A
5055426 Manning Oct 1991 A
5098852 Niki et al. Mar 1992 A
5110754 Lowrey et al. May 1992 A
5250459 Lee Oct 1993 A
5404029 Husher et al. Apr 1995 A
5426061 Sopori Jun 1995 A
5443661 Oguro et al. Aug 1995 A
5461243 Ek et al. Oct 1995 A
5471180 Brommer et al. Nov 1995 A
5526449 Meade et al. Jun 1996 A
5527739 Parrillo et al. Jun 1996 A
5599745 Reinberg Feb 1997 A
5639684 Kwok Jun 1997 A
5646053 Schepis Jul 1997 A
5661044 Holland et al. Aug 1997 A
5691230 Forbes Nov 1997 A
5739796 Jasper et al. Apr 1998 A
5759898 Ek et al. Jun 1998 A
5773152 Okonogi Jun 1998 A
5789859 Watkins et al. Aug 1998 A
5798559 Bothra Aug 1998 A
5811870 Bhattacharyya et al. Sep 1998 A
5834824 Shepherd et al. Nov 1998 A
5840590 Myers, Jr. et al. Nov 1998 A
5858869 Chen et al. Jan 1999 A
5866204 Robbie et al. Feb 1999 A
5879996 Forbes Mar 1999 A
5903041 La Fleur et al. May 1999 A
5953625 Bang Sep 1999 A
5962910 Hawley et al. Oct 1999 A
5963817 Chu et al. Oct 1999 A
5969983 Thakur et al. Oct 1999 A
5973380 Cutter et al. Oct 1999 A
5994776 Fang et al. Nov 1999 A
5997378 Dynka et al. Dec 1999 A
5999308 Nelson et al. Dec 1999 A
6001711 Hashimoto Dec 1999 A
6013970 Nishiwaki et al. Jan 2000 A
6016000 Moslehi Jan 2000 A
6016001 Sanchez et al. Jan 2000 A
6022793 Wijaranakula et al. Feb 2000 A
6054808 Watkins et al. Apr 2000 A
6057224 Bothra May 2000 A
6069064 Cutter et al. May 2000 A
6075640 Nelson Jun 2000 A
6077792 Farrar Jun 2000 A
6083324 Henley et al. Jul 2000 A
6084814 Casper et al. Jul 2000 A
6088282 Loughmiller et al. Jul 2000 A
6093623 Forbes Jul 2000 A
6093624 Letavic et al. Jul 2000 A
6097077 Gordon et al. Aug 2000 A
6113758 De Nora et al. Sep 2000 A
6127777 Watkins et al. Oct 2000 A
6136666 So Oct 2000 A
6139626 Norris et al. Oct 2000 A
6146925 Dennison Nov 2000 A
6172456 Cathey et al. Jan 2001 B1
6174784 Forbes Jan 2001 B1
6202065 Wills Mar 2001 B1
6204145 Noble Mar 2001 B1
6206065 Robbie et al. Mar 2001 B1
6228694 Doyle et al. May 2001 B1
6239187 Hatke et al. May 2001 B1
6248422 Robbie et al. Jun 2001 B1
6251751 Chu et al. Jun 2001 B1
6252293 Seyyedy et al. Jun 2001 B1
6255156 Forbes et al. Jul 2001 B1
6261876 Crowder et al. Jul 2001 B1
6274460 Delgado et al. Aug 2001 B1
6277728 Ahn Aug 2001 B1
6284675 Jin et al. Sep 2001 B1
6288437 Forbes et al. Sep 2001 B1
6291871 Dennison Sep 2001 B1
6309950 Forbes Oct 2001 B1
6315826 Muramatsu Nov 2001 B1
6323536 Cutter et al. Nov 2001 B1
6338805 Anderson Jan 2002 B1
6339011 Gonzalez et al. Jan 2002 B1
6344373 Bhattacharyya et al. Feb 2002 B1
6351425 Porter Feb 2002 B1
6368938 Usenko Apr 2002 B1
6376336 Buynoski Apr 2002 B1
6377070 Forbes Apr 2002 B1
6383924 Farrar et al. May 2002 B1
6387824 Aoi et al. May 2002 B1
6391738 Moore May 2002 B2
6423582 Fischer et al. Jul 2002 B1
6423613 Geusic Jul 2002 B1
6424001 Forbes et al. Jul 2002 B1
6436187 Patel et al. Aug 2002 B1
6444534 Maszara Sep 2002 B1
6444558 Cutter et al. Sep 2002 B1
6448601 Forbes et al. Sep 2002 B1
6452713 White Sep 2002 B1
6456149 Cutter et al. Sep 2002 B2
6458630 Daubenspeck et al. Oct 2002 B1
6461933 Houston Oct 2002 B2
6478883 Tamatsuka et al. Nov 2002 B1
6495395 Reinberg Dec 2002 B2
6496034 Forbes et al. Dec 2002 B2
6498056 Motsiff et al. Dec 2002 B1
6509623 Zhao Jan 2003 B2
6525399 Cutter et al. Feb 2003 B2
6531727 Forbes et al. Mar 2003 B2
6538330 Forbes Mar 2003 B1
6541356 Fogel et al. Apr 2003 B2
6541811 Thakur et al. Apr 2003 B2
6542682 Cotteverte et al. Apr 2003 B2
6559491 Forbes et al. May 2003 B2
6566682 Forbes May 2003 B2
6579738 Farrar et al. Jun 2003 B2
6582512 Geusic et al. Jun 2003 B2
6583437 Mizuno et al. Jun 2003 B2
6589334 John et al. Jul 2003 B2
6593625 Christiansen et al. Jul 2003 B2
6597203 Forbes Jul 2003 B2
6630713 Geusic Oct 2003 B2
6630724 Marr Oct 2003 B1
6649476 Forbes Nov 2003 B2
6656822 Doyle et al. Dec 2003 B2
6657277 Hsieh Dec 2003 B1
6674667 Forbes Jan 2004 B2
6740913 Doyle et al. May 2004 B2
6898362 Forbes et al. May 2005 B2
6929984 Forbes et al. Aug 2005 B2
6943065 Bhattacharyya et al. Sep 2005 B2
20020001965 Forbes Jan 2002 A1
20020048968 Ahn Apr 2002 A1
20020062782 Norris et al. May 2002 A1
20020070419 Farrar et al. Jun 2002 A1
20020070421 Ashburn Jun 2002 A1
20020076896 Farrar et al. Jun 2002 A1
20020079557 Ahn et al. Jun 2002 A1
20020175330 Geusic et al. Nov 2002 A1
20020182837 Daubenspeck et al. Dec 2002 A1
20020185686 Christiansen et al. Dec 2002 A1
20030027406 Malone Feb 2003 A1
20030042534 Bhattacharyya Mar 2003 A1
20030042627 Farrar et al. Mar 2003 A1
20030071324 Motsiff et al. Apr 2003 A1
20030075438 Dalmia et al. Apr 2003 A1
20030131782 Geusic et al. Jul 2003 A1
20030133683 Forbes et al. Jul 2003 A1
20030157780 Farrar et al. Aug 2003 A1
20030181018 Geusic et al. Sep 2003 A1
20030190796 Geusic Oct 2003 A1
20030201468 Christiansen et al. Oct 2003 A1
20030218189 Christiansen et al. Nov 2003 A1
20030227072 Forbes Dec 2003 A1
20040171196 Walitzki Sep 2004 A1
20040176483 Geusic Sep 2004 A1
20040266220 Ahn et al. Dec 2004 A1
20050017273 Forbes et al. Jan 2005 A1
20050020094 Forbes et al. Jan 2005 A1
20050023638 Bhattacharyya et al. Feb 2005 A1
20050029501 Geusic et al. Feb 2005 A1
20050029683 Forbes et al. Feb 2005 A1
20050070036 Geusic et al. Mar 2005 A1
20050089292 Kinoshita Apr 2005 A1
20050105869 Forbes et al. May 2005 A1
20050250274 Forbes et al. Nov 2005 A1
Foreign Referenced Citations (6)
Number Date Country
0 434 984 Jul 1991 EP
1 030 196 Aug 2000 EP
1 085 352 Mar 2001 EP
2001-93887 Apr 2001 JP
WO 9835248 Aug 1998 WO
WO 02097982 Dec 2002 WO
Related Publications (1)
Number Date Country
20070036196 A1 Feb 2007 US
Continuations (1)
Number Date Country
Parent 09855532 May 2001 US
Child 11476918 US