The present invention relates generally to a resistive random access memory cell and forming method thereof, and more specifically to a multi-bit resistive random access memory cell and forming method thereof.
Memory is divided into two categories: volatile memory and non-volatile memory. In nowadays, the two important types of volatile memory are static random access memory (SRAM) and dynamic random access memory (DRAM). There are many types of non-volatile memory. Flash memory is the most popular type, and other types may include silicon-oxide-nitride-oxide-silicon (SONOS), ferroelectric random access memory (FRAM), phase-change random access memory (PRAM), magnetoresistive access memory (MRAM) and resistive random access memory (RRAM).
In semiconductor processes, a resistive random-access memory is composed of two upper and lower metal electrodes and a transition metal oxide (TMO). The operating theory is to use the variable resistance of the transition metal oxide. The applied bias voltage changes to induce different resistance values, and the internal stored value is determined by the internal resistance.
The present invention provides a multi-bit resistive random access memory cell and forming method thereof, which forms a multi-bit resistive random access memory cell by interleaved layers of bottom electrodes and dielectric layers. Thus, this multi-bit resistive random access memory cell has vertically distributed bits to save space and simplify processes.
The present invention provides a multi-bit resistive random access memory cell including a plurality of bottom electrodes, a plurality of dielectric layers, a top electrode and a resistance layer. The bottom electrodes and the dielectric layers are interleaved layers, each of the bottom electrodes is sandwiched by the dielectric layers, and a through hole penetrates through the interleaved layers. The top electrode is disposed in the through hole. The resistance layer is disposed on a sidewall of the through hole and is between the top electrode and the interleaved layers, thereby the top electrode, the resistance layer and the bottom electrodes constituting a multi-bit resistive random access memory cell.
The present invention provides a method of forming a multi-bit resistive random access memory cell including the following steps. A first dielectric layer, a first bottom electrode, a second dielectric layer, a second bottom electrode, a third dielectric layer, a third bottom electrode and a fourth dielectric layer are sequentially formed on a layer. A first etching process is performed to pattern the fourth dielectric layer, the third bottom electrode, the third dielectric layer, the second bottom electrode, the second dielectric layer, the first bottom electrode and the first dielectric layer to form a through hole in the first dielectric layer, the first bottom electrode, the second dielectric layer, the second bottom electrode, the third dielectric layer, the third bottom electrode and the fourth dielectric layer. A resistance layer is formed to conformally cover a sidewall of the through hole and a top electrode fills in the through hole, thereby the multi-bit resistive random access memory cell being formed.
According to the above, the present invention provides a multi-bit resistive random access memory cell and forming method thereof, which sequentially forms a first dielectric layer, a first bottom electrode, a second dielectric layer, a second bottom electrode, a third dielectric layer, a third bottom electrode and a fourth dielectric layer on a layer; performs a first etching process to pattern the fourth dielectric layer, the third bottom electrode, the third dielectric layer, the second bottom electrode, the second dielectric layer, the first bottom electrode and the first dielectric layer to form a through hole in the first dielectric layer, the first bottom electrode, the second dielectric layer, the second bottom electrode, the third dielectric layer, the third bottom electrode and the fourth dielectric layer; and forms a resistance layer conformally covering a sidewall of the through hole and fills a top electrode in the through hole. Thereby, a multi-bit resistive random access memory cell is carried out.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
A gate 120 is formed on the substrate 110. The gate 120 may include a gate dielectric layer 122 and a gate electrode 124 stacked from bottom to top. The gate dielectric layer 122 may be an oxide layer or a dielectric layer having a high dielectric constant. The dielectric layer having a high dielectric constant may be the group selected from hafnium oxide (HfO2), hafnium silicon oxide (HfSiO4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al2O3), lanthanum oxide (La2O3), tantalum oxide (Ta2O5), yttrium oxide (Y2O3), zirconium oxide (ZrO2), strontium titanate oxide (SrTiO3), zirconium silicon oxide (ZrSiO4), hafnium zirconium oxide (HfZrO4), strontium bismuth tantalite (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1-xO3, PZT) and barium strontium titanate (BaxSr1-xTiO3, BST); the gate electrode 124 may be a polysilicon gate or a metal gate, but it is not limited thereto. A source 132 and a drain 134 are formed in the substrate 110 beside the gate 120. Thereby, a transistor T is formed.
An interlayer dielectric layer 140 formed by depositing and then planarizing blanketly covers the gate 120 and the substrate 110. Contact plugs C are formed in the interlayer dielectric layer 140 and directly contact the source 132 and the drain 134. A metal interconnect M is formed on the contact plugs C.
A first dielectric layer 152, a first bottom electrode 153, a second dielectric layer 154, a second bottom electrode 155, a third dielectric layer 156, a third bottom electrode 157 and a fourth dielectric layer 158 are sequentially formed on the interlayer dielectric layer 140. In this embodiment, these layers are formed on the interlayer dielectric layer 140 form forming a multi-bit resistive random access memory cell. In other embodiments, these layers may be formed on other layers.
A first etching process P1 is performed to pattern the fourth dielectric layer 158, the third bottom electrode 157, the third dielectric layer 156, the second bottom electrode 155, the second dielectric layer 154, the first bottom electrode 153 and the first dielectric layer 152, thereby a through hole V being formed in the first dielectric layer 152, the first bottom electrode 153, the second dielectric layer 154, the second bottom electrode 155, the third dielectric layer 156, the third bottom electrode 157 and the fourth dielectric layer 158, and the through hole V exposing the metal interconnect M. The first etching process P1 may be a dry etching process, but it is not limited thereto.
Please refer to
Thereafter, the fourth dielectric layer 158, the third bottom electrode 157, the third dielectric layer 156, the second bottom electrode 155, the second dielectric layer 154 are patterned to form a first contact hole V1, a second contact hole V2 and a third contact hole V3, as shown in
As show in
Then, a part of the top electrode material 174′ and a part of the barrier layer 172′ exceeding from the through hole V, the first contact hole V1, the second contact hole V2 and the third contact hole V3 are removed to form a multi-bit resistive random access memory cell U in the through hole V, a first contact via C1 in the first contact hole V1, a second contact via C2 in the second contact hole V2 and a third contact via C3 in the third contact hole V3, as shown in
The first contact via C1 is disposed in the first contact hole V1, penetrates through the second dielectric layer 154, the second bottom electrode 155, the third dielectric layer 156, the third bottom electrode 157 and the fourth dielectric layer 158, and directly contacts and is electrically connected to the first bottom electrode 153. The second contact via C2 is disposed in the second contact hole V2, penetrates through the third dielectric layer 156, the third bottom electrode 157 and the fourth dielectric layer 158, and directly contacts and is electrically connected to the second bottom electrode 155. The third contact via C3 is disposed in the third contact hole V3, penetrates through the fourth dielectric layer 158, and directly contacts and is electrically connected to the third bottom electrode 157.
The fourth dielectric layer 158, the third bottom electrode 157, the third dielectric layer 156, the second bottom electrode 155, the second dielectric layer 154, the first bottom electrode 153 and the first dielectric layer 152 may be selectively patterned to expose a first area A but preserve the first dielectric layer 152, the first bottom electrode 153, the second dielectric layer 154, the second bottom electrode 155, the third dielectric layer 156, the third bottom electrode 157 and the fourth dielectric layer 158 in a second area B, therefore a first dielectric layer 152a, a first bottom electrode 153a, a second dielectric layer 154a, a second bottom electrode 155a, a third dielectric layer 156a, a third bottom electrode 157a and a fourth dielectric layer 158a being formed on the interlayer dielectric layer 140, as shown in
Above all, the barrier layer 172′ of
As shown in
The contact vias (meaning the first contact via C1, the second contact via C2 and the third contact via C3 in this embodiment) are disposed in the dielectric layers 152a/154a/156a/158a. The bottom electrodes 153a/155a/157a are connected to a plurality of contact vias C1/C2/C3, wherein each of the bottom electrodes 153a/155a/157a is connected to a corresponding contact vias C1/C2/C3, and the contact vias C1/C2/C3 are isolated from each other. The bottom electrodes 153a/155a/157a serve as word lines while the top electrode 174 serves as a bit line, thereby parts of the resistance layer 162 respectively connecting the bottom electrodes 153a/155a/157a and the top electrode 174 constituting bits U1 of the multi-bit resistive random access memory cell U. The multi-bit resistive random access memory cell U have vertically distributed bits U1 to save space and simplify processes. The bottom electrodes 153a/155a/157a may include titanium nitride (TiN) or tantalum nitride (TaN), and the top electrode 174 may include copper. The resistance layer 162 may include transition metal oxide, wherein the resistance layer 162 may include tantalum oxide (TaOx), titanium oxide (TiOx), hafnium oxide (HfOx), zirconium oxide (ZrOx) or aluminum oxide (AlOx), but it is not limited thereto.
One embodiment is further presented as follows.
To summarize, the present invention provides a multi-bit resistive random access memory cell and forming method thereof, which sequentially forms a first dielectric layer, a first bottom electrode, a second dielectric layer, a second bottom electrode, a third dielectric layer, a third bottom electrode and a fourth dielectric layer on a layer; performs a first etching process to pattern the fourth dielectric layer, the third bottom electrode, the third dielectric layer, the second bottom electrode, the second dielectric layer, the first bottom electrode and the first dielectric layer to form a through hole in the first dielectric layer, the first bottom electrode, the second dielectric layer, the second bottom electrode, the third dielectric layer, the third bottom electrode and the fourth dielectric layer; and forms a resistance layer conformally covering a sidewall of the through hole and fills a top electrode in the through hole, thereby a multi-bit resistive random access memory cell being carried out.
Moreover, the first bottom electrode is connected to a first contact via, and the first contact via penetrates through the second dielectric layer, the second bottom electrode, the third dielectric layer, the third bottom electrode and the fourth dielectric layer. The second bottom electrode is connected to a second contact via, and the second contact via penetrates through the third dielectric layer, the third bottom electrode and the fourth dielectric layer. The third bottom electrode is connected to a third contact via, and the third contact via penetrates through the fourth dielectric layer. The bottom electrodes serve as word lines while the top electrode serves as a bit line, thereby parts of the resistance layer respectively connecting the bottom electrodes and the top electrode constituting bits of the multi-bit resistive random access memory cell.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
201910953647.9 | Oct 2019 | CN | national |
This application is a divisional application of and claims the benefit of U.S. patent application Ser. No. 16/655,262, filed Oct. 17, 2019.
Number | Name | Date | Kind |
---|---|---|---|
7561460 | Liaw | Jul 2009 | B2 |
10157962 | Chen | Dec 2018 | B2 |
20080099753 | Song | May 2008 | A1 |
20090242966 | Son | Oct 2009 | A1 |
20090321878 | Koo | Dec 2009 | A1 |
20140138597 | Nojiri | May 2014 | A1 |
20150123070 | Liu | May 2015 | A1 |
20150200359 | Xu | Jul 2015 | A1 |
20150279905 | Lin | Oct 2015 | A1 |
20160351623 | Chen | Dec 2016 | A1 |
20170047516 | Cho | Feb 2017 | A1 |
20170256711 | Chen | Sep 2017 | A1 |
20190088318 | Morooka | Mar 2019 | A1 |
20190140171 | BrightSky | May 2019 | A1 |
Number | Date | Country |
---|---|---|
108878644 | Nov 2018 | CN |
Entry |
---|
Chen, the specification, including the claims, and drawings in the U.S. Appl. No. 16/418,770 , filed May 21, 2019. |
Number | Date | Country | |
---|---|---|---|
20220013718 A1 | Jan 2022 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16655262 | Oct 2019 | US |
Child | 17483790 | US |