Claims
- 1. A method of forming a transistor in a peripheral circuit of a dynamic random access memory device (DRAM), comprising the steps of:forming a first polysilicon layer over a substrate in an array region and in a peripheral region of the DRAM; removing a portion of the first polysilicon layer in the array region to at least partially define a transistor gate in the array region; after forming the transistor gate in the array region, forming a second polysilicon layer over the first polysilicon layer; and patterning the second polysilicon layer in the peripheral region and in the array region to form a periphery transistor gate in the peripheral region and a capacitor bottom electrode in the array region, the patterning performed through the use of a single mask step.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a division of application Ser. No. 08/786,175 filed Jan. 21, 1997, U.S. Pat. No. 6,040,209, which is a continuation of application Ser. No. 08/376,103 filed Jan. 19, 1995 abn.
US Referenced Citations (17)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0522689A3 |
Jan 1993 |
EP |
0522689A2 |
Jan 1993 |
EP |
3259566 |
Nov 1991 |
JP |
4186877 |
Jul 1992 |
JP |
4322459 |
Nov 1992 |
JP |
5021805 |
Jan 1993 |
JP |
5121700 |
May 1993 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/376103 |
Jan 1995 |
US |
Child |
08/786175 |
|
US |