Claims
- 1. A method of estimating tester delay in an integrated circuit testing apparatus, the method comprising:taking a plurality of signal propagation delay time measurements in the apparatus using a plurality of strobe signals having a plurality of different test voltage levels both higher and lower than a target voltage level using Time Domain Reflectometry; and linearly interpolating the plurality of measurements to obtain a more accurate tester delay for the target voltage level.
- 2. The method of claim 1, wherein linearly interpolating the plurality of measurements comprises calculating a slope comprising the quotient of a difference between a first and a second voltage level and a difference between a first and a second propagation delay.
- 3. The method of claim 1, further comprising filtering the plurality of measurements to provide a clear edge between a group of passing measurements and a group of failing measurements.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional application of commonly assigned, U.S. patent application Ser. No. 09/085,983, now issued as U.S. Pat. No. 6,124,724, invented by Mihai G. Statovici and Ronald J. Mack and filed May 27, 1998, which is incorporated herein by reference.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5123286 |
Baumgartner |
Jun 1992 |
A |
5428626 |
Frisch et al. |
Jun 1995 |
A |
5617325 |
Schaefer |
Apr 1997 |
A |
5631567 |
Sporck et al. |
May 1997 |
A |
5633709 |
Ohtaki et al. |
May 1997 |
A |
5923676 |
Sunter et al. |
Jul 1999 |
A |