The invention relates generally to the field of power converters and more particularly to a power converter arranged to alternately derive its gate voltage from one of the input voltage and the output voltage.
The power for both the control circuitry and the electronically controlled switches of power converters are usually derived from the input voltage of the power converter. Disadvantageously, in the event of a drop in the input voltage the power converter will cease operating immediately. The output voltage can be used for deriving power for the control circuitry and electronically controlled switches of the power converter, however the output voltage is not always sufficient for such a task, particularly during the initiation of the power converter. Various strartup circuits are also known which provide initial power until the power converter is able to produce output power, and then continue to supply a low power via a dedicated spare transformer winding, however in the event that the input power fails, the dedicated spare transformer winding ceases to supply power to run the power converter, despite the existence of output power supported by the power converter output capacitor.
Accordingly, it is a principal object of the present invention to overcome the disadvantages of prior art power converters. Particularly, a method of operating a power converter so as to maintain an output voltage is provided, the method comprising: receiving an input voltage; deriving a gate voltage for an electronically controlled switch of the power converter from the received input voltage; converting the received input voltage to generate the output voltage responsive to operation of the electronically controlled switch; and deriving a gate voltage for the electronically controlled switch from the output voltage responsive to a predetermined condition of one of the received input voltage and generated output voltage.
Additional features and advantages of the invention will become apparent from the following drawings and description.
For a better understanding of the invention and to show how the same may be carried into effect, reference will now be made, purely by way of example, to the accompanying drawings in which like numerals designate corresponding elements or sections throughout.
With specific reference now to the drawings in detail, it is stressed that the particulars shown are by way of example and for purposes of illustrative discussion of the preferred embodiments of the present invention only, and are presented in the cause of providing what is believed to be the most useful and readily understood description of the principles and conceptual aspects of the invention. In this regard, no attempt is made to show structural details of the invention in more detail than is necessary for a fundamental understanding of the invention, the description taken with the drawings making apparent to those skilled in the art how the several forms of the invention may be embodied in practice. In the accompanying drawings:
Before explaining at least one embodiment of the invention in detail, it is to be understood that the invention is not limited in its application to the details of construction and the arrangement of the components set forth in the following description or illustrated in the drawings. The invention is applicable to other embodiments or of being practiced or carried out in various ways. Also, it is to be understood that the phraseology and terminology employed herein is for the purpose of description and should not be regarded as limiting.
The drain of first electronically controlled switch 20 is coupled to an input of power converter 10, denoted VIN, and the gate of first electronically controlled switch 20 is coupled to a particular output of control circuitry 30. The source of first electronically controlled switch 20 is coupled to a first end of inductor L1 and to the drain of second electronically controlled switch 20. The gate of second electronically controlled switch 20 is coupled to a particular output of control circuitry 30 and the source of second electronically controlled switch 20 is coupled to a return of power converter 10, denoted RET. A second end of inductor L1 is coupled to the drain of each of third electronically controlled switch 20 and fourth electronically switch 20. The gate of third electronically controlled switch 20 is coupled to a particular output of control circuitry 30 and the source of third electronically controlled switch 20 is coupled to RET. The gate of fourth electronically controlled switch 20 is coupled to a particular output of control circuitry 30 and the source of fourth electronically controlled switch 20 is coupled to a first end of capacitor 60 and to a first end of impedance 70, to a first input of VCC selector 40 and to a first terminal of voltage selection switch 50, the junction denoted VOUT and represents the output of power converter 10. A second end of each of capacitor 60 and impedance 70 are coupled to RET. The pole of voltage selection switch 50 is coupled to a power input of control circuitry 30, the input denoted VCC, and similarly to a VCC input of VCC select 40, if required. Input VIN is further coupled to a second terminal of voltage selection switch 50 and to a second input of VCC selector 40.
Power converter 10 is illustrated as a buck-boost converter, however this is not meant to be limiting in any way. In another embodiment, power converter 10 can be provided as any other type of power converter, such as a buck converter or a boost converter, without exceeding the scope. The gate voltage for each of first, second, third and fourth electronically controlled switches 20 are provided by control circuitry 30 derived from VCC. Control circuitry 30 may be implemented by any buck-boost control circuitry as known to those skilled in the art.
In operation, initially the output of VCC selector 40 is arranged such that voltage selection switch 50 is positioned such that VIN is coupled to the VCC input of control circuitry 30 and control circuitry 30 is arranged to control first, second, third and fourth electronically controlled switches 20 utilizing VIN as the supply voltage. VCC selector 40 is arranged to control voltage selection switch 50 utilizing VIN as the supply voltage, if such power is required. As known in the art of power converters, in an inductor charging mode second and fourth electronically controlled switches 20 are opened and first and third electronically controlled switches 20 are closed, thereby charging inductor L1. In an inductor discharging mode, first and third electronically controlled switches 20 are opened and second and fourth electronically controlled switches 20 are closed thereby transferring the energy stored in inductor L1 to capacitor 60. Impedance 70 represents the output load which draws power responsive to VOUT. Capacitor 50 maintains VOUT betweens cycles of charging and discharging modes, and further maintains VOUT for a predetermined period, responsive to the load value of impedance 70, after VIN falls below a predetermined minimum dropout value.
VCC selector 40 is arranged to control the connection of voltage selection switch 50 such that VOUT is coupled to the VCC input of control circuitry 30, responsive to a predetermined condition of one of VIN and VOUT. Control circuitry 30 is then arranged to control first, second, third and fourth electronically controlled switches 20 utilizing VOUT as the supply voltage VCC. There is no requirement that VOUT directly provide VCC, and regulators or voltage dividers may be supplied to adjust the value of VOUT so as to provide a desired VCC without exceeding the scope. Additionally, VCC selector 40 is arranged to control voltage selection switch 50 utilizing a VCC derived from VOUT as the supply voltage.
In one embodiment, as will be described below in relation to
In the event that voltage selection switch 50 is positioned such that VIN is coupled to the input of control circuitry 30 and the predetermined condition is not met, VCC selector 40 is arranged to maintain voltage selection switch 50 in the current position, and VCC is derived from VIN. In the event voltage selection switch 50 is positioned such that VOUT is coupled to the input of control circuitry 30 and the predetermined condition is not met, VCC selector 40 is arranged to change the position of voltage selection switch 50 such that VIN is coupled to the VCC input of control circuitry 30, and VCC is derived from VIN. Additionally, VCC selector 40 is arranged to control voltage selection switch 50 utilizing VIN as the supply voltage, i.e. VCC for voltage selection switch 50 is derived from VIN.
The above described operation allows electronically controlled switches 20 of power converter 10 to be initially controlled responsive to VIN and to be thereafter controlled responsive to VOUT. Advantageously, in the event of a drop in VIN the operation of power converter 10 will continue since electronically controlled switches 20 are controlled responsive to VOUT, and capacitor 60 temporarily maintaining a sufficient voltage at VOUT to control electronically controlled switches 20. As described above, voltage selection switch 50 is illustrated as being implemented by an SPDT switch, however this is not meant to be limiting in any way. In another embodiment, voltage selection switch 50 is implemented as a pair of electronically controlled switches, a first of which arranged to couple VIN to the VCC input of control circuitry 30 and the second of which arranged to couple VOUT to the VCC input of control circuitry 30. In such an embodiment, VCC selector 40 is arranged, responsive to the above described predetermined condition, to alternately: close the first electronically controlled switch and open the second electronically controlled switch; and open the first electronically controlled switch and close the second electronically controlled switch.
VOUT is coupled to the non-inverting input of each of first and second hysteretic comparators U1, U2, to the source of first PFET Q3 and to a first end of first resistor R1. VIN is coupled to the inverting input of second hysteretic comparator U2, to the source of second PFET Q4 and to a first end of second resistor R2. The positive output of voltage reference source VREF is coupled to the inverting input of first hysteretic comparator U1, and the return of voltage reference source VREF is coupled to a common potential. The output of first hysteretic comparator U1 is coupled to a first input of AND gate U3 and the input of first inverter U4. The output of second hysteretic comparator U2 is coupled to a second input of AND gate U3 and to the input of second inverter U5. The output of AND gate U3 is coupled to the gate terminal of first NFET Q1, the drain of first NFET Q1 is coupled to a second end of first resistor R1 and to the gate terminal of first PFET Q3. The drain of first PFET Q3 is coupled to output terminal VCC, as described above in relation to
The output of first inverter U4 is coupled to a first input of OR gate U6 and the output of second inverter U5 is coupled to a second input of OR gate U6. The output of OR gate U6 is coupled to the gate terminal of second NFET Q2, and the source of second NFET Q2 is coupled to the common potential. The drain of second NFET Q2 is coupled to the gate of second PFET Q4 and to a second end of second resistor R2.
In operation, when VOUT is greater than VREF and greater than VIN, the output of U3 is asserted, which thus turns on first NFET Q1 and as a result first PFET Q3, thus coupling VOUT to VCC. In the event that VOUT is not greater than VREF, or VOUT is not greater than VIN, the output of OR gate U6 is asserted, which thus turns on second NFET Q2 and as a result second PFET Q4, thus coupling VIN to VCC.
The above implementation of VCC selection circuitry 55 is simply one embodiment of an enabling circuitry, as in not meant to be limiting in any way.
Advantageously, the various embodiments of
It is appreciated that certain features of the invention, which are, for clarity, described in the context of separate embodiments, may also be provided in combination in a single embodiment. Conversely, various features of the invention which are, for brevity, described in the context of a single embodiment, may also be provided separately or in any suitable sub-combination.
Unless otherwise defined, all technical and scientific terms used herein have the same meanings as are commonly understood by one of ordinary skill in the art to which this invention belongs. Although methods similar or equivalent to those described herein can be used in the practice or testing of the present invention, suitable methods are described herein.
All publications, patent applications, patents, and other references mentioned herein are incorporated by reference in their entirety. In case of conflict, the patent specification, including definitions, will prevail. In addition, the materials, methods, and examples are illustrative only and not intended to be limiting.
The terms “include”, “comprise” and “have” and their conjugates as used herein mean “including but not necessarily limited to”.
It will be appreciated by persons skilled in the art that the present invention is not limited to what has been particularly shown and described hereinabove. Rather the scope of the present invention is defined by the appended claims and includes both combinations and sub-combinations of the various features described hereinabove as well as variations and modifications thereof, which would occur to persons skilled in the art upon reading the foregoing description.
Number | Date | Country | |
---|---|---|---|
61735625 | Dec 2012 | US |