Claims
- 1. A method for fabricating a bipolar gate charge coupled device comprising:
- forming a semiconductor layer of a first conductivity type;
- forming a buried channel of a second conductivity type in the semiconductor layer;
- forming semiconductor regions over the buried channel;
- laterally oxidizing the semiconductor regions to a desired width;
- etching off the semiconductor regions to leave cap oxide regions;
- forming bipolar gates in the buried channel at locations defined by the cap oxide regions; and
- forming virtual gates in the buried channel adjacent the bipolar gates at locations defined by the cap oxide regions.
- 2. The method of claim 1 further comprising forming donor impurities under a portion of each virtual gate.
- 3. The method of claim 1 wherein the bipolar gates are of the second conductivity type and the virtual gates are of the first conductivity type.
- 4. The method of claim 3 further comprising forming doped regions of the first conductivity type which separate the bipolar gates from the virtual gates and from the buried channel.
Parent Case Info
This is a Divisional of application Ser. No. 08/401,321, filed on Mar. 9, 1995, now U.S. Pat. No. 5,502,318 which is a FWC Cont. of Ser. No. 08/196,045, filed on Feb. 14, 1994 now abandoned. Title: Bipolar Gate Charge Coupled Device with Clocked Virtual Phase
US Referenced Citations (13)
Divisions (1)
|
Number |
Date |
Country |
| Parent |
401321 |
Mar 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
196045 |
Feb 1994 |
|