P. Bricout and E. Dubois, “Short-Channel Effect Immunity and Current Capability of Sub-0.1 Micron MOSFET's Using a Recessed Channel”, 11-24-95, IEEE Transactions on Electron Devices, vol. 43, No. 8, 8-96. |
J. Lyu, B. Park, K. Chun and J. Lee, “Reduction of Hot-Carrier Generation in 0.1-μm Recessed Channel nMOSFET with Laterally Graded Doping Profile”, 1-18-97, IEEE Electron Device Letters, vol. 18, No. 11, 11-97. |
J. Sun, R. Bartholomew, K. Bellur, A. Srivastava, C. Osburn, and N. Masnari, “The Effect of the Elevated Source/Drain Doping Profile on Performance and Reliability of Deep Submicron MOSFET” 1-7-97, IEEE Transactions on Electron Devices , vol. 44, No. 9, 9-97. |
J. Pfiester, R. Sivan, H. Liaw, C. Seelbach and C. Gunderson, “A Self-Aligned Elevated Source/Drain MOSFET” , 5-7-90, IEEE Electron Device Letters, vol. 11, No. 9, 9-90. |