Claims
- 1. A method of manufacturing a semiconductor device comprising:
- a step of forming a step portion on a semiconductor substrate;
- a step of forming an insulating film along said step portion over said semiconductor substrate;
- a step of polishing and flattening an upper surface of said insulating film;
- a step of forming first grooves in said upper surface of said insulating film, said first grooves being characterized by a first depth;
- a step of forming second grooves in said upper surface of said insulating film, said second grooves being characterized by a second depth, said first depth being unequal to said second depth;
- a step of depositing a conductive film on said insulating film in which said first and second grooves are formed; and
- a step of polishing an upper surface of said conductive film to remove first portions of said conductive film while leaving second portions of said conductive film, said second portions corresponding to said grooves to thereby form conductors in said grooves.
- 2. The method of manufacturing a semiconductor device according to claim 1, wherein said step portion comprises a memory cell array region.
- 3. The method of manufacturing a semiconductor device according to claim 1, wherein said conductors formed in said grooves comprise wirings for shunting word lines.
- 4. The method of manufacturing a semiconductor device according to claim 1, wherein said conductors formed in said grooves comprise wirings for memory peripheral circuits.
- 5. A method of manufacturing a semiconductor device comprising:
- a step of forming a memory cell array region on a semiconductor substrate to provide a step portion on said semiconductor substrate;
- a step of forming an insulating film along said step portion over said semiconductor substrate;
- a step of polishing and flattening an upper surface of said insulating film;
- a step of forming first grooves in said upper surface of said insulating film, said first grooves being characterized by a first depth:
- a step of forming second grooves in said upper surface of said insulating film said second grooves being characterized by a second depth, said first depth being unequal to said second depth;
- a step of depositing a conductive film on said insulating film; and
- a step of polishing an upper surface of said conductive film to remove first portions of said conductive film while leaving second portions of said conductive film, said second portions corresponding to said first and second grooves to thereby form conductive layers in said first and second grooves.
- 6. The method of manufacturing a semiconductor device according to claim 1, wherein, first grooves are formed on said step portion and are used to form a wiring for shunting memory word lines, and second grooves are formed on said semiconductor substrate and are used to form a wiring for a memory peripheral circuit portion.
- 7. A method of manufacturing a semiconductor device comprising:
- a step of forming a memory cell array region on a semiconductor substrate to provide a step portion on said semiconductor substrate;
- a step of forming an insulating film along said step portion over said semiconductor substrate;
- a step of polishing and flattening an upper surface of said insulating film;
- a step of forming first grooves in said upper surface of said insulating film, said first grooves being characterized by a first depth;
- a step of forming second grooves in said upper surface of said insulating film, said second grooves being characterized by a second depth, said first depth being unequal to said second depth;
- a step of depositing a conductive film over said insulating film in which said first and second grooves are formed; and
- a step of polishing an upper surface of said conductive film to remove first portions of said conductive film while leaving second portions of said conductive film, said second portions corresponding to said first and second grooves to thereby form conductive layers in said first and second grooves, and
- wherein said first grooves are formed at said step portion so as to receive a wiring for shunting memory word lines and said second grooves are formed at a portion of said semiconductor substrate which is other than said step portion so as to receive a wiring for said memory peripheral circuit.
- 8. A method of manufacturing a semiconductor device comprising:
- a step of forming a memory cell array region on a semiconductor substrate to provide a step portion on said semiconductor substrate;
- a step of forming an insulating film along said step portion over said semiconductor substrate;
- a step of polishing and flattening an upper surface of said insulating film;
- a step of forming first grooves in a first part of said upper surface of said insulating film, said first grooves being characterized by a first depth;
- a step of depositing a conductive film on said first part of said upper surface of said insulating film in which said first grooves are formed;
- a step of polishing a surface of said conductive film to form a wiring for shunting memory word lines in said first grooves;
- a step of forming second grooves over a second part of said semiconductor substrate, said second grooves being characterized by a second depth, said first depth being unequal to said second depth;
- a step of depositing a conductive layer on said insulating film in which said second grooves are formed; and
- a step of polishing an upper surface of said conductive layer deposited on said insulating film to form a wiring for a memory peripheral circuit in said second grooves.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-086084 |
Apr 1993 |
JPX |
|
6-086365 |
Apr 1994 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/226,338, filed Apr. 12, 1994, now U.S. Pat. No. 5,420,462.
US Referenced Citations (13)
Divisions (1)
|
Number |
Date |
Country |
Parent |
226338 |
Apr 1994 |
|