Claims
- 1. A method of making a thin film transistor comprising the steps of:
- depositing a gate layer on a substrate;
- applying a first photoresist layer over the gate layer and thereafter etching the gate layer using the first photoresist so as to form a gate electrode;
- depositing a substantially transparent conductive layer on the substrate;
- applying a second photoresist layer over the substantially transparent layer and thereafter etching the substantially transparent layer using the second photoresist so as to form a pixel electrode;
- depositing a gate insulating layer, a semiconductor layer, a doped semiconductor contact layer, and a first source-drain conductive layer on the substrate;
- applying a third photoresist layer over the gate insulating layer, semiconductor layer, doped semiconductor contact layer, and first source-drain layer;
- etching the first source-drain layer, the doped semiconductor contact layer, and the semiconductor layer using the third photoresist layer so as to form a thin film transistor area or island;
- applying a fourth photoresist layer over the gate insulating layer and the transistor island;
- etching a via into the gate insulating layer using the fourth photoresist layer so that the pixel electrode is exposed through the via;
- etching a channel of length L.sub.1 in the first source-drain on the island using the fourth photoresist;
- depositing a second source-drain conductive layer on the substrate over the etched channel in the first source-drain layer and the via so that the second source-drain layer conductively contacts the pixel electrode through the via; and
- applying a fifth photoresist layer over the second source-drain layer and etching a channel of length L.sub.2 in the second source-drain layer using the fifth photoresist layer so as to form a thin film transistor.
- 2. The method of claim 1, further comprising the step of etching the channel in the second source-drain layer so that the resulting thin film transistor channel of length L.sub.T is defined on one side by a portion of the first source-drain layer and on the other side by a portion of the second source-drain layer whereby the transistor has a channel length L.sub.T less than the length L.sub.2 of the channel etched in the second source-drain layer.
- 3. The method of claim 2, further comprising the steps of:
- depositing a passivation layer over the thin film transistor;
- applying a sixth photoresist layer over the passivation layer; and
- etching the passivation layer using the sixth photoresist so as to remove it from an area over the pixel electrode.
- 4. The method of claim 1, wherein the recited steps are performed in the order in which they are recited.
- 5. The method of claim 1, further comprising the steps of etching the channels in the first and second source-drain layers respectively so that the resulting transistor channel length "L.sub.T " is defined by the equation:
- L.sub.T =L.sub.1 -.DELTA.L
- where L.sub.1 is the length of the channel in the first source-drain conductive layer and AL is the offset length between the first and second source-drain layers on one of the source and drain electrodes.
- 6. A method of making a liquid crystal display including a plurality of thin film transistors, the method comprising the steps of:
- providing a plurality of gate electrodes on a first substrate;
- depositing a substantially transparent layer on said first substrate;
- patterning said substantially transparent layer so as to form a plurality of pixel electrodes for applying a voltage to a liquid crystal layer;
- providing a gate insulating layer on said first substrate over said gate electrodes;
- depositing and patterning a semiconductor layer on said first substrate over said gate insulating layer so as to form a plurality of transistor islands or areas;
- depositing a first conductive layer over said semiconductor layer and patterning said first conductive layer so that the patterned first conductive and semiconductor layers form said transistor islands;
- applying a photoresist layer over said islands and said gate insulating layer;
- etching (i) vias in said gate insulating layer using said photoresist so as to expose said pixel electrodes and (ii) channels in said first conductive layers on the islands using said photoresist;
- providing a second conductive layer on said first substrate over said etched first conductive layer so that said second conductive layer contacts said pixel electrodes through said vias and also contacts said first conductive layer on said islands;
- patterning said second conductive layer so as to form transistor channels having a length L.sub.T ; and
- providing the liquid crystal layer between said first substrate and a second substrate thereby forming a liquid crystal display.
- 7. The method of claim 6, further including the steps of etching a channel in said second conductive layer so that said channel in said first conductive layer has a length L.sub.1 and said channel in said second conductive layer has a length L.sub.2 and wherein L.sub.T is less than both L.sub.1 and L.sub.2.
- 8. The method of claim 7, wherein source and drain electrodes of said thin film transistor each include said first and second etched conductive layers offset from one another laterally so that said source electrode includes a portion of said first conductive layer and a portion of said second conductive layer offset from one another, and said drain electrode also includes a portion of said first conductive layer and a portion of said second conductive layer offset laterally from one another.
- 9. The method of claim 7, further including the steps of forming said transistor channel over said semiconductor layer so that said transistor channel length L.sub.T is defined by the following equation:
- L.sub.T =L.sub.1,2 -.DELTA.L
- where L.sub.1,2 is one of said channel length L.sub.1 and said channel length L.sub.2, and .DELTA.L is the offset distance between said first and second etched conductive layers on one of said source and said drain electrodes.
- 10. The method of claim 7, further comprising the steps of:
- forming one of a source and drain electrode of said thin film transistor so as to include a portion of said etched first conductive layer contacting but laterally offset by a distance AL from a portion of said second conductive layer; and
- locating said first and second conductive portions so that said channel length L.sub.T of said thin film transistor is defined by the equation:
- L.sub.T =L.sub.1,2 -.DELTA.L
- where .DELTA.L is said offset distance and L.sub.1,2 is one of (i) the length of said channel L.sub.1 and (ii) the length of said channel L.sub.2.
- 11. The method of claim 6, further comprising the steps of depositing a doped semiconductor contact layer over said semiconductor layer and patterning said doped semiconductor layer to form said transistor area.
- 12. The method of claim 1, further comprising the steps of patterning and etching the channel of length L.sub.1 in the first source-drain layer so that the transistor channel of length L.sub.T is defined by the equation:
- L.sub.T =L.sub.1 -.DELTA.L.sub.D
- wherein .DELTA.L.sub.D is the lateral offset on the drain between the first and second source-drain layers.
RELATED APPLICATION
This application is related to commonly owned U.S. application Ser. No. 08/444,673 which was filed May 19, 1995 the disclosure of which is hereby incorporated herein by reference. The application Ser. No. 08/444,673 application discloses a TFT for a liquid crystal display (LCD) and method of making same wherein the TFT has a reduced channel length.
US Referenced Citations (19)
Foreign Referenced Citations (2)
Number |
Date |
Country |
63-77159 |
Apr 1988 |
JPX |
283941 |
Mar 1990 |
JPX |