Claims
- 1. A method for fabricating a thin film transistor comprising the steps of:
- forming a gate electrode having first and second sides on an insulation substrate;
- forming a gate insulation film on the gate electrode;
- forming a semiconductor layer on the gate insulation film;
- forming diffusion-preventing spacers on the semiconductor layer adjacent to the first and second sides of the gate electrode;
- forming impurity-containing spacers adjacent to the diffusion-preventing spacers and on the semiconductor layer;
- forming low density impurity regions in the semiconductor layer by diffusing impurities from the impurity-containing spacers into the semiconductor layer; and,
- injecting impurities in the semiconductor layer using the impurity-containing spacers as a mask, wherein high density source/drain impurity regions are formed in the semiconductor layer.
- 2. The method of claim 1, wherein the transistor has channel regions formed in the semiconductor layer along the first and second sides of the gate electrode, wherein the channel regions of the thin film transistor have a length based on a thickness of a gate electrode.
- 3. The method of claim 1, wherein a concentration of the low density impurity region is about 1.times.10.sup.18 -1.times.10.sup.20 atoms/cm.sup.3.
- 4. The method of claim 1, wherein the injected impurities comprise BF.sub.2, and the impurities are injected with an energy of about 5-50 KeV and a density of over about 1.times.10.sup.13 atoms/cm.sup.2.
- 5. The method of claim 1, wherein the semiconductor layer comprises polysilicon.
- 6. The method of claim 1, wherein the diffusion-preventing spacers include an insulation layer.
- 7. The method of claim 6, wherein the insulation layer comprises an oxide layer.
- 8. The method of claim 1, wherein the impurity-containing spacers comprise boron silicate glass.
- 9. The method of claim 8, wherein a boron concentration of the boron silicate glass is about 1.times.10.sup.18 -1.times.10.sup.20 atoms/cm.sup.3.
- 10. The method of claim 1, wherein the step of diffusing impurities from the impurity-containing spacers comprises annealing at a temperature of over about 800.degree. C. for about 10 minutes in a nitrogen ambient.
- 11. The method of claim 1, wherein the impurity-containing spacers have a width over about 2000 .ANG..
- 12. The method of claim 1, wherein the method of forming the diffusion-preventing spacers further comprises the steps of:
- forming an insulation layer on the semiconductor layer; and
- anisotropically etching the insulation layer, wherein diffusion-preventing spacers are formed on the semiconductor layer adjacent to the first and second sides of the gate electrode.
- 13. The method of claim 12, wherein the insulation layer is formed to a thickness of about 100 to 500 .ANG..
- 14. The method of claim 1, wherein the step of forming the impurity-containing spacers further comprises the steps of:
- forming an impurity-containing layer on the diffusion-preventing spacers; and
- anisotropically etching the impurity-containing layer, wherein the impurity-containing spacers are formed adjacent to the diffusion-preventing spacers.
- 15. The method of claim 14, wherein the impurity-containing layer has a thickness of over about 2000 .ANG..
- 16. A method of forming a thin film transistor, comprising the steps of:
- forming a gate electrode having at least a first side on a substrate;
- forming a gate insulation film on the gate electrode including on the first side of the gate electrode;
- forming a semiconductor layer on the gate insulation film;
- forming a first sidewall film on the gate insulation film adjacent to the first side of the gate electrode;
- forming a second sidewall film adjacent to the first sidewall film and on the semiconductor layer, wherein the second sidewall film contains impurities;
- forming a first impurity region in the semiconductor layer by diffusing impurities from the second sidewall film into the semiconductor layer; and
- injecting impurities into the semiconductor using the first and second sidewall film as a mask, wherein a second impurity region is formed in the semiconductor layer, wherein the thin film transistor having a lightly doped drain structure is formed.
- 17. The method of claim 16, wherein the substrate comprises an insulative material.
- 18. The method of claim 16, wherein the substrate comprises a conductive or semiconductive material having an insulator formed thereon, wherein the gate electrode is formed on the insulator.
- 19. The method of claim 17, wherein the impurities in the second sidewall film comprise boron, wherein the thin film transistor comprises a P-type transistor.
- 20. The method of claim 19, wherein the impurities in the second sidewall film comprise phosphorous, wherein the thin film transistor comprises an N-type transistor.
Parent Case Info
This application is a continuation-in-part of application Ser. No. 08/356,822 filed on Dec. 15, 1994, now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (3)
Number |
Date |
Country |
02 301 47 |
Jan 1990 |
JPX |
03 69168 |
Mar 1991 |
JPX |
05 47788 |
Feb 1993 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Shah et al., "A 2.mu.m Stacked CMOS 64 K SRAM"; Syposium on VLSI Technology, pp. 8-9, Sep. 10-12, 1984. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
356822 |
Dec 1994 |
|