Claims
- 1. A method for forming an integrated circuit structure including complementary PNP and NPN bipolar transistors of similar profile and approximately matched performance and at least one field effect (MOS) transistor adjacent the bipolar transistors on a common substrate, comprising the steps of:
- defining at least one buried layer within said substrate;
- for each bipolar transistor, forming a bipolar transistor intrinsic base region within said substrate having a doping concentration different from that of the substrate;
- depositing only a single layer of polysilicon on said substrate; for each bipolar transistor, forming an insulating ring within said polysilicon layer around a region where a bipolar transistor emitter is formed, the insulating ring having an inside region and an outside region of polysilicon;
- for each bipolar transistor, selectively forming a self-aligned bipolar transistor emitter within said substrate below the inside regions of polysilicon layer;
- for each bipolar transistor, selectively forming an extrinsic base within said substrate below the outside region of polysilicon layer;
- wherein the emitters and extrinsic bases of the NPN and PNP transistors are formed in two drive-in steps;
- wherein an N-type emitter of the NPN transistor is formed simultaneously with an N-type extrinsic base of the PNP transistor; and
- wherein a P-type emitter of the PNP transistor is formed simultaneously with a P-type extrinsic base of the NPN transistor;
- for each MOS transistor, forming a MOS transistor gate from the single layer of polysilicon;
- for each MOS transistor, forming MOS transistor source and drain regions within the substrate; and
- providing surface contacts to the bipolar transistor emitters and base contacting regions and to the MOS transistor gate, source and drain regions.
- 2. A method for forming an integrated circuit structure including complementary NPN and PNP transistors of similar profile and approximately matched performance on a single substrate, comprising the steps of:
- depositing a single layer of polysilicon on a semiconductor substrate;
- forming insulating rings by direct etching within the polysilicon layer surrounding each region where an emitter is formed, each insulating ring having an inside and an outside region of polysilicon;
- simultaneously forming a self-aligned N-type emitter within the substrate below an inside region of polysilicon layer of a first ring and an N-type extrinsic base within the substrate below an outside region of polysilicon of a second ring; and
- simultaneously forming a P-type emitter within the substrate below an inside region of polysilicon layer of the second ring and a P-type extrinsic base within the substrate below an outside region of polysilicon of the first ring.
Parent Case Info
This application is a continuation of application Ser. No. 08/119,890 filed Sep. 10, 1993, now U.S. Pat. No. 5,409,845; which is a continuation of application Ser. No. 07/828,745, filed Jan. 31, 1992, now abandoned.
US Referenced Citations (5)
Continuations (2)
|
Number |
Date |
Country |
Parent |
119890 |
Sep 1993 |
|
Parent |
828745 |
Jan 1992 |
|