Claims
- 1. An integrated circuit transistor, comprising:
an electrically isolated floating gate comprising a gate region having a gate electrode connected to a first portion of a patterned and etched conductive layer through a first buried contact opening; a dielectric layer formed on the conductive layer; a conductive top plate layer formed on the dielectric layer; and wherein a second portion of the conductive layer serves as a dynamic random access memory (DRAM) cell storage capacitor bottom plate electrode of a DRAM cell array wherein a second buried contact region in the DRAM cell array connects the DRAM cell storage bottom plate electrode and a DRAM cell access transistor source/drain diffusion and wherein the first and second portions of the conductive layer are of an identical material and formed simultaneously.
- 2. An integrated circuit transistor, comprising:
an electrically isolated floating gate comprising a gate region having a gate electrode connected to a first portion of a patterned and etched conductive layer through a first buried contact opening; a dielectric layer formed on the conductive layer; a conductive top plate layer formed on the dielectric layer; wherein a second portion of the conductive layer serves as a dynamic random access memory (DRAM) cell storage capacitor bottom plate electrode of a DRAM cell array wherein a second buried contact region in the DRAM cell array connects the DRAM cell storage bottom plate electrode and a DRAM cell access transistor source/drain diffusion and wherein the first and second portions of the conductive layer are of an identical material and formed simultaneously; and wherein the conductive top plate layer is also utilized in the DRAM cell array as a memory cell storage capacitor top plate electrode wherein the conductive top plate layer and the capacitor top plate layer electrode are electrically isolated from each other.
- 3. The transistor of claim 2 wherein the gate region, conductive layer, and the top plate layer comprise conductively doped polycrystalline silicon.
- 4. An integrated circuit transistor, comprising:
an electrically isolated floating gate comprising a gate region of conductively doped polysilicon having a gate electrode connected to a first portion of a patterned and etched conductive layer of conductively doped polysilicon through a first buried contact opening wherein the gate region and the first portion of the conductive layer are together completely enclosed by insulating material; a dielectric layer formed on the conductive layer; a conductive top plate layer of conductively doped polysilicon formed on the dielectric layer; wherein a second portion of the conductive layer serves as a dynamic random access memory (DRAM) cell storage capacitor bottom plate electrode of a DRAM cell array wherein a second buried contact region in the DRAM cell array connects the DRAM cell storage bottom plate electrode and a DRAM cell access transistor source/drain diffusion and wherein the first and second portions of the conductive layer are of an identical material and formed simultaneously; and wherein the conductive top plate layer is also utilized in the DRAM cell array as a memory cell storage capacitor top plate electrode wherein the conductive top plate layer and the capacitor top plate layer electrode are electrically isolated from each other.
- 5. An integrated circuit substrate having both a dynamic random access memory cell and an electrically reprogrammable transistor fabricated thereon, comprising:
a plurality of active regions formed on a substrate and electrically isolated from each other, the active regions including both dynamic random access memory cell regions and electrically reprogrammable transistor regions; a plurality of field-effect transistor (FET) source/drain regions in the dynamic random access memory cell active regions; a plurality of FET gate regions formed in the electrically reprogrammable transistor active regions and having at least one gate electrode layer extending at least partially outside of the active regions; a first insulating layer formed over the substrate and the active regions; a buried contact opening formed through the first insulating layer and over at least a portion of the electrically programmable transistor gate region outside the active region for providing access to at least a portion of the underlying gate region of the electrically programmable transistor gate region; a further buried contact opening through the first insulating layer and over at least a portion of the FET source/drain region in the [DRAM] dynamic random access memory cell for providing access to at least a portion of the underlying source/drain region; a conductive layer within the buried contact openings and on the first insulating layer for physically and electrically contacting the exposed portion of the underlying electrically reprogrammable transistor gate region and the DRAM cell source/drain region; a dielectric layer formed on the conductive bottom plate layer and over the entire substrate; and a conductive top plate layer formed on the dielectric layer and patterned and etched for electrically isolating the portions of the plate layer over each of the active areas from each other.
- 6. The invention of claim 5 wherein the gate region, conductive layer, and conductive top plate layer comprise conductively doped polycrystalline silicon.
- 7. The invention of claim 5 wherein the dielectric layer comprises silicon nitride.
- 8. An integrated circuit, comprising:
a gate oxide layer; a first conductive layer overlying the gate oxide layer, the first conductive layer functioning as a gate electrode of a first transistor; and a second conductive layer functioning as a memory cell bottom plate electrode overlying the first conductive layer and a third conductive layer, wherein the second and third conductive layers are simultaneously formed over first and second buried contact openings that expose the first conductive layer and a source/drain region of a second transistor respectively and the second and third conductive layers are of an identical material and electrically isolated from each other.
- 9. The integrated circuit of claim 8 wherein the first buried circuit region extends at least partially outside of a source/drain region controlled by the transistor floating gate.
Parent Case Info
[0001] This application is a Divisional of U.S. Ser. No. 09/361,471, filed Jul. 27, 1999, which is a Continuation of U.S. Ser. No. 08/831,361, filed Apr. 1, 1997, now U.S. Pat. No. 5,973,344, which is a Divisional of U.S. Ser. No. 08/639,186, filed Apr. 26, 1996, now U.S. Pat. No. 5,723,375 which are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09361471 |
Jul 1999 |
US |
Child |
10153255 |
May 2002 |
US |
Parent |
08639186 |
Apr 1996 |
US |
Child |
08831361 |
Apr 1997 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08831361 |
Apr 1997 |
US |
Child |
09361471 |
Jul 1999 |
US |