Claims
- 1. A method of protecting an integrated circuit from an electrostatic discharge, comprising the steps of:
- forming a clamp device in the face of a semiconductor material;
- connecting said clamp device across a circuit to be protected;
- forming a bipolar trigger transistor in said semiconductor material with a collector-base junction which is responsive to an electrostatic voltage for generating charged carriers during avalanching breakdown of the collector-base junction of trigger transistor; and
- coupling the charged carriers to said clamp device through a conduction path comprised of said semiconductor material during avalanche of the trigger device to trigger said clamp device into conduction to thereby clamp the electrostatic voltage to a safe magnitude.
- 2. The method of claim 1 further including forming said trigger device proximate said clamp device so the said semiconductor material forms a conductive path therebetween for said charged carriers.
- 3. The method of claim 1 further including forming said trigger device as a bipolar transistor with a base-collector junction forming said junction.
- 4. The method of claim 1 further including forming said bipolar trigger transistor in a common emitter configuration with respect to said clamp device.
- 5. The method of claim 1 further including forming said trigger transistor with a control terminal, and biasing said control terminal with a first voltage level and a second voltage level.
- 6. The method of claim 5 further including biasing said control terminal of said transistor from a supply voltage of the integrated circuit.
- 7. The method of claim 5 further including biasing said control terminal of said transistor with a voltage comprising an inherent Zener voltage developed across the integrated circuit.
- 8. The method of claim 5 further including biasing said transistor to said first voltage level to improve a latch-up immunity of the integrated circuit, and biasing said control terminal of said transistor to said second voltage level to improve the electrostatic discharge protection of said circuit to be protected.
- 9. The method of claim 1 further including forming said clamp device as a two-terminal Schottky diode.
- 10. A method of protecting an integrated circuit from an electrostatic discharge, comprising the steps of:
- generating charged carriers at a first location in the integrated circuit in response to an electrostatic voltage during avalanche breakdown of a collector-base junction of a trigger transistor;
- coupling the charged carriers through a conduction path comprised of semiconductor material to a clamp connected across a circuit at a second location in the integrated circuit; and
- rendering said clamp conductive in response to the charged carriers to thereby clamp the circuit at a level sufficient to protect the circuit from damage.
- 11. The method of claim 10 further including connecting said clamp in series with a resistance to a device to be protected.
- 12. The method of claim 11 further including connecting a high speed low voltage breakdown transistor between said resistor and the device to be protected.
Parent Case Info
This is a division, of application Ser. No. 07/206,953 now U.S. Pat. No. 5,077,591, filed Jun. 8, 1988, which is a continuation of 06/914,048 filed Sep. 30, 1986 (now abandoned).
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
206953 |
Jun 1988 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
914048 |
Sep 1986 |
|