Claims
- 1. A method of making a field emitter cell, comprising:
providing an insulating layer on an upper surface of an electrically conductive substrate layer; forming an electrically conductive gate layer on an upper surface of said insulating layer; forming at least one perforation through said gate layer that extends downwardly into said insulating layer, said at least one perforation having essentially vertical sidewalls; forming a standoff layer on said gate layer and said vertical sidewalls under conditions that produce a thinner layer thickness near the upper corners of said perforation and then directionally removing the horizontal portions of said standoff layer and a portion of said gate layer near the upper corners of said perforation to produce a tapered gate layer; overetching the standoff layer slightly to ensure complete removal of said standoff layer from the bottom of said perforation and the formation of a depression in said substrate layer; depositing a multilayer emitter over said standoff layer and said gate layer; removing at least the horizontal portions of said multilayer emitter and recessing the top vertical portion of said standoff layer so as to permit the edges of the retained multilayer emitter to protrude above the remaining standoff layer and the remaining overlayer; and removing a further portion of said gate layer so that there is no direct line of sight between said multilayer emitter and any part of said gate layer.
- 2. A method for making a field emitter cell comprising:
providing a template structure comprising an electrically conductive substrate layer, an insulating layer with a first perforation having vertical sidewalls directly on said substrate layer, and an electrically conductive gate layer with a second perforation over said insulating layer, said second perforation being offset and larger than said first perforation in aperture size; forming a standoff layer on said gate layer and said vertical sidewalls and then removing the horizontal portions of said standoff layer; overetching the standoff layer from the bottom of said first perforation and the formation of a depression in said substrate layer; depositing a multilayer emitter over said standoff layer and said gate layer; and removing at least the horizontal portions of said multilayer emitter and recessing the top vertical portions of said standoff layer so as to permit the edges of the retained multilayer emitter to protrude above the remaining standoff layer.
- 3. A method for making a field emitter cell comprising:
providing a template structure comprising an electrically conductive substrate layer, an insulating layer with a first perforation having vertical sidewalls directly on said substrate layer, and an electrically conductive gate layer with a second perforation over said insulating layer, said second perforation being coincident with, or larger or smaller than, said first perforation; forming a first standoff layer over said gate layer; forming a second standoff layer over said first standoff layer; removing the horizontal portions of said second standoff layer and said first standoff layer so that the vertical top ends thereof are approximately the same height as said gate layer; overetching said standoff layers slightly to ensure complete removal of said standoff layers from the bottom of said first perforation and the formation of a depression in said substrate layer; depositing a multilayer emitter over said second standoff layer and said gate layer; removing the horizontal portions of said multilayer emitter; and selectively removing the upper portions of said second standoff layer, without removing any part of said first standoff layer.
- 4. A method of making a field emitter cell, comprising:
providing an insulating layer on an upper surface of an electrically conductive substrate layer; forming an electrically conductive gate layer on an upper surface of said insulating layer; forming at least one perforation through said gate layer that extends downwardly into said insulating layer, said at least one perforation having essentially vertical sidewalls; forming a standoff layer on said gate layer and said vertical sidewalls under conditions that produce a thinner layer thickness near the upper corners of said perforation and then directionally removing the horizontal portions of said standoff layer and a portion of said gate layer near the upper corners of said perforation to produce a tapered gate layer; overetching the standoff layer slightly to ensure complete removal of said standoff layer from the bottom of said perforation and the formation of a depression in said substrate layer; depositing a multilayer emitter over said standoff layer and said gate layer; removing at least the horizontal portions of said multilayer emitter; and removing a further portion of said gate layer so that there is no direct line of sight between said multilayer emitter and any part of said gate layer.
- 5. A method for making a field emitter cell comprising:
providing a template structure comprising an electrically conductive substrate layer, an insulating layer with a first perforation having vertical sidewalls directly on said substrate layer, and an electrically conductive gate layer with a second perforation over said insulating layer, said second perforation being offset and larger than said first perforation in aperture size; forming a standoff layer on said gate layer and said vertical sidewalls and then removing the horizontal portions of said standoff layer; overetching the standoff layer from the bottom of said first perforation and the formation of a depression in said substrate layer; depositing a multilayer emitter over said standoff layer and said gate layer; and removing at least the horizontal portions of said multilayer emitter.
- 6. The method of claim 32, further comprising the steps of:
forming a protection layer over said gate layer prior to said overetching step; and removing said protection layer.
- 7. A method for making a field emitter cell comprising:
providing a template structure comprising an electrically conductive substrate layer, an insulating layer with a first perforation having vertical sidewalls directly on said substrate layer, and an electrically conductive gate layer with a second perforation over said insulating layer, said second perforation being coincident with, or larger or smaller than, said first perforation; forming a first standoff layer over said gate layer; forming a second standoff layer over said first standoff layer; removing the horizontal portions of said second standoff layer and said first standoff layer so that the vertical top ends thereof are approximately the same height as said gate layer; overetching said standoff layers slightly to ensure complete removal of said standoff layers from the bottom of said first perforation and the formation of a depression in said substrate layer; depositing a multilayer emitter over said second standoff layer and said gate layer; and removing the horizontal portions of said multilayer emitter.
- 8. The method of claim 1, wherein said multilayer emitter includes a catalytic metal layer and further comprising the step of growing a nanofilament on said catalytic metal layer.
- 9. The method of claim 8, wherein said nanofilament is a carbon nanotube.
- 10. The method of claim 1, further comprising the step of selectively removing a further portion of said substrate layer near said depression.
- 11. The method of claim 1, further comprising the steps of:
depositing an overlayer over said multilayer emitter; and removing the horizontal portion of said overlayer.
- 12. The method of claim 1, further comprising the step of adhering a nanofilament on said multilayer emitter.
- 13. The method of claim 12, wherein the nanofilament is a carbon nanotube.
- 14. The method of claim 8, wherein said multilayer emitter further includes a buffer layer.
- 15. The method of claim 14, wherein said buffer layer is selected from the group consisting of carbon, silicon carbide, transition metal carbides, transition metal nitrides, transition metal suicides, conducting oxides, Ti, Ta, and Hf.
- 16. The method of claim 1, wherein said gate layer comprises a multilayer.
- 17. The method of claim 16, wherein said multilayer includes an insulator.
- 18. A field emitter cell comprising:
an electrically conductive substrate layer; an insulating layer directly upon said electrically conductive substrate layer, said insulating layer having a first perforation therethrough, said first perforation having an aperture, at least one essentially vertical sidewall and a bottom surface defined by said electrically conductive substrate layer; an electrically conductive multilayer gate directly upon said insulating layer, said electrically conductive multilayer gate having a second perforation therein, said second perforation having an aperture larger than the aperture of said underlying first perforation; and an electrically conductive multilayer emitter, electrically insulated from said multilayer gate and in electrical contact with said substrate layer, said multilayer emitter extending upward from said substrate, said multilayer emitter having an upper electron-emitting edge in close proximity to said multilayer gate layer.
- 19. The field emitter cell of claim 18, wherein said multilayer emitter includes a catalytic metal and a buffer layer.
- 20. The field emitter cell of claim 18, wherein a nanofilament is in electrical contact with said multilayer emitter.
- 21. The field emitter cell of claim 18, wherein said multilayer gate includes an insulator layer.
- 22. The method of claim 35, further comprising the steps of:
forming a protection. layer over said gate layer prior to said overetching step; and removing said protection layer.
- 23. The method of claim 2, wherein said multilayer emitter includes a catalytic metal layer and further comprising the step of growing a nanofilament on said catalytic metal layer.
- 24. The method of claim 3, wherein said multilayer emitter includes a catalytic metal layer and further comprising the step of growing a nanofilament on said catalytic metal layer.
- 25. The method of claim 4, wherein said multilayer emitter includes a catalytic metal layer and further comprising the step of growing a nanofilament on said catalytic metal layer.
- 26. The method of claim 5, wherein said multilayer emitter includes a catalytic metal layer and further comprising the step of growing a nanofilament on said catalytic metal layer.
- 27. The method of claim 7, wherein said multilayer emitter includes a catalytic metal layer and further comprising the step of growing a nanofilament on said catalytic metal layer.
- 28. The method of claim 2, further comprising the step of selectively removing a further portion of said substrate layer near said depression.
- 29. The method of claim 2, further comprising the steps of:
depositing an overlayer over said multilayer emitter; and removing the horizontal portion of said overlayer.
- 30. The method of claim 2, further comprising the step of adhering a nanofilament on said multilayer emitter.
- 31. The method of claim 3, further comprising the step of selectively removing a further portion of said substrate layer near said depression.
- 32. The method of claim 3, further comprising the steps of:
depositing an overlayer over said multilayer emitter; and removing the horizontal portion of said overlayer.
- 33. The method of claim 3, further comprising the step of adhering a nanofilament on said multilayer emitter.
- 34. The method of claim 4, further comprising the step of selectively removing a further portion of said substrate layer near said depression.
- 35. The method of claim 4, further comprising the steps of:
depositing an. overlayer over said multilayer emitter; and removing the horizontal portion of said overlayer.
- 36. The method of claim. 4, further comprising the step of adhering a nanofilament on said multilayer emitter.
- 37. The method of claim 5, further comprising the step of selectively removing a further portion of said substrate layer near said depression.
- 38. The method of claim 5, further comprising the steps of:
depositing an overlayer over said multilayer emitter; and removing the horizontal portion of said overlayer.
- 39. The method of claim 5, further comprising the step of adhering a nanofilament on said multilayer emitter.
- 40. The method of claim 7, further comprising the step of selectively removing a further portion of said substrate layer near said depression.
- 41. The method of claim 7, further comprising the steps of:
depositing an overlayer over said multilayer emitter; and removing the horizontal portion of said overlayer.
- 42. The method of claim 7, further comprising the step of adhering a nanofilament on said multilayer emitter.
- 43. The method of claim 2, wherein said gate layer comprises a multilayer.
- 44. The method of claim 3, wherein said gate layer comprises a multilayer.
- 45. The method of claim 4, wherein said gate layer comprises a multilayer.
- 46. The method of claim 5, wherein said gate layer comprises a multilayer.
- 47. The method of claim 7, wherein said gate layer comprises a multilayer.
Parent Case Info
[0001] This is a continuation-in-part application of copending U.S. patent application Ser. No. 09/478,899, inventors Hsu et al., filed Jan. 7, 2000.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10012615 |
Dec 2001 |
US |
Child |
10414573 |
Apr 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09478899 |
Jan 2000 |
US |
Child |
10012615 |
Dec 2001 |
US |