Claims
- 1. A method of manufacturing a semiconductor memory device including, on a semiconductor substrate, a memory cell array region for storing information, a peripheral circuit region for carrying out an operation control of said memory cell array region, and an isolation oxide film provided in a boundary region between said memory cell array region and said peripheral circuit region, comprising the steps of:
- sequentially forming a first conductive layer and an insulating layer on said semiconductor substrate in said memory cell array region;
- forming a second conductive layer on said insulating layer, on said isolation oxide film, and on said peripheral circuit region;
- patterning said second conductive layer on said peripheral circuit region to a first shape with the second conductive layer formed on said memory cell array region and on said isolation oxide film covered with a first mask layer;
- removing said first mask layer;
- sequentially etching said second conductive layer, said insulating layer, and said first conductive layer in said memory cell region to pattern the same to a second shape with said second conductive layer on said isolation oxide film and said peripheral circuit region covered with a second mask layer; and
- removing said second mask layer.
- 2. The method as recited in claim 1, wherein
- a plan width of said second conductive layer on said isolation oxide film covered with said second mask layer is at least the same as a plan width of said second conductive layer patterned in said memory cell array region.
- 3. The method as recited in claim 1, wherein the plan width of said second conductive layer on said isolation oxide film covered with said second mask layer is at least approximately 0.6 .mu.m.
- 4. The method as recited in claim 1, further comprising the step of forming potential holding means for holding a potential of said second conductive layer which is left on said isolation oxide film after said removal of said second mask at a potential.
- 5. The method as recited in claim 1, wherein the step of forming said first mask layer includes the step of forming an insulating layer on said second conductive layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-14888 |
Feb 1993 |
JPX |
|
Parent Case Info
This application is a divisonal of application Ser. No. 08/114,229 filed Sep. 1, 1993, now U.S. Pat. No. 5,400,278.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
61-191052 |
Aug 1986 |
JPX |
3-74872 |
Mar 1991 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
114229 |
Sep 1993 |
|