Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:
- (a) preparing and placing an underlie substrate in a reaction chamber, said underlie substrate having a semiconductor surface having a first lattice constant;
- (b) supplying source materials of group III and V elements constituting group III-V compound semiconductor to said reaction chamber and forming a thin layer of group III-V compound semiconductor, each element being supplied during a different time period; and
- (c) depositing a group III-V compound semiconductor layer by repeating said step (b),
- wherein said step (c) supplies said source materials such conditions that would realize a composition of a second lattice constant different from said first lattice constant, and cause generation of second regions of larger lattice mismatch dispersed in a first region of smaller lattice mismatch.
- 2. A method of manufacturing a semiconductor device according to claim 1, further comprising the step (d) of depositing a buffer layer on said semiconductor surface after said step (a) and before said step (b), said buffer layer being made of semiconductor having a third lattice constant different from said second lattice constant.
- 3. A method of manufacturing a semiconductor device according to claim 1, further comprising the step (e) of depositing a cap layer on said group III-V compound semiconductor layer after said step (c), said cap layer being made of semiconductor having a fourth lattice constant different from said second lattice constant.
- 4. A method of manufacturing a semiconductor device according to claim 1, wherein said group III-V compound semiconductor layer is In.sub.x Ga.sub.1-x As (0<x<1).
- 5. A method of manufacturing a semiconductor device according to claim 4, wherein said step (b) comprises the steps of:
- (b1) supplying a source material containing In;
- (b2) supplying a source material containing Ga; and
- (b3) supplying a source material containing As, said steps (b1) to (b3) being executed in this order.
- 6. A method of manufacturing a semiconductor device according to claim 5, wherein said step (b) further comprises the step (b4) of supplying a source material containing As between said steps (b1) and (b2).
- 7. A method of manufacturing a semiconductor device according to claim 4, wherein said step (b) comprises the steps of:
- (b1') supplying a source material containing Ga;
- (b2') supplying a source material containing In; and
- (b3') supplying a source material containing As, said steps (b1') to (b3') being executed in this order.
- 8. A method of manufacturing a semiconductor device according to claim 1, wherein said step (b) further comprises the step (b') of purging an interior of said reaction chamber after supplying one source material among said source materials of group III and V elements before another source material is supplied.
- 9. A method of manufacturing a semiconductor device according to claim 1, wherein said step (c) repeats said step (b) six times or more.
- 10. A method of manufacturing a semiconductor device according to claim 9, wherein said step (c) repeats said step (b) in a range of ten times to twenty four times.
- 11. A method of manufacturing a semiconductor device according to claim 1, wherein said step (b) is executed at a growth temperature of 250.degree. to 600.degree. C.
- 12. A method of manufacturing a semiconductor device according to claim 1, wherein said step (b) is executed at a growth temperature of 420.degree. to 500.degree. C.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-222107 |
Sep 1994 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/506,916 now U.S. Pat. No. 5,608,229, filed Jul. 26, 1995.
US Referenced Citations (12)
Foreign Referenced Citations (3)
Number |
Date |
Country |
61-34927 |
Feb 1986 |
JPX |
61-152009 |
Jul 1986 |
JPX |
1-94614 |
Apr 1989 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
506916 |
Jul 1995 |
|