The present invention relates to methods for manufacturing semiconductor devices, and more particularly to methods for manufacturing bipolar transistor semiconductor devices.
There is an ongoing need to achieve higher data rates in RF semiconductor device applications making increases in carrier frequency desirable. This pushes the required cut-off frequency of RF technologies to higher values. Important RF figures-of-merit are the maximum frequencies for the current, power and voltage gain of a device, referred to as fT, fMAX, and fA, respectively. The extrinsic collector-base capacitance has a significant influence on fT and fMAX of the device. Therefore, minimization of this parameter can have a substantial impact on the operation speed of the device.
Self-alignment of features of a device may assist in reducing parasitic capacitances. For example, WO 2007/144828 discloses a method for fabricating a bipolar transistor with a self-aligned collector-extrinsic base junction.
The present invention provides a method of manufacturing a bipolar transistor semiconductor device having an emitter region, a base region and a collector region, including the steps of:
providing a first semiconductor region of a first conductivity type in a semiconductor body which forms one of the collector and emitter regions;
forming a stack of layers over the semiconductor body comprising a window definition layer, a layer of semiconductor material of a second, opposite conductivity type, a first insulating layer, and a second insulating layer selectively etchable with respect to the first insulating layer; and
etching a trench into the stack at least down to the window definition layer,
wherein a window is defined in the window definition layer which is aligned with the trench portion through the second insulating layer, and defines the base-collector or base-emitter junction in the finished device.
According to methods embodying the present invention, a bipolar transistor may be fabricated in which the emitter-extrinsic base spacing, intrinsic base-extrinsic base connection, and the collector-intrinsic base junction are all self-aligned to the emitter and can be adjusted independently. This provides the designer with freedom for example to make the emitter-base and base-collector junction areas the same. Furthermore, it allows a device to be fabricated either as a so-called collector-up device, or as an emitter-up device.
In accordance with embodiments of the invention, different layers in the stack of layers are etched to define extrinsic components of the bipolar transistor. Lateral etches centered around the first trench provide self-alignment.
The window in the window definition layer may define the base-collector or base-emitter junction in the finished device either directly, or indirectly in that the junction width is dependent on the width of the window.
In some embodiments, the window may be defined in the window definition layer by the trench etching step, during which a trench is etched through the stack and including the window definition layer to form the window in that layer. Alternatively, after etching an initial trench into the stack at least down to the window definition layer, a further etching process may be carried out so as to widen the portion of the initial trench which extends through the second insulating layer to form a wider trench portion in that layer. In accordance with this approach, the window in the window definition layer is aligned with the wider trench portion through the second insulating layer.
Preferably, the manufacturing method includes a step of annealing such that material from the layer of semiconductor material is reshaped so as to extend into the window. A deposition process may be carried out instead of, or in combination with, the annealing process so as to fill the window with semiconductor material. Deposition by selective epitaxial growth is preferred. In doing so, a junction is formed with the semiconductor body and may merge with the material of the substrate.
In a preferred embodiment, the method includes a step of etching the first insulating layer back from the first trench; and depositing a non-conformal layer of insulating material, which is selectively etchable with respect to the second insulating layer, to form a region of insulating material on the layer of semiconductor material which is aligned with the wider trench portion. In this way, the first insulating layer is laterally etched to define the extent of the extrinsic base in a self-aligned manner.
Semiconductor material may then be selectively epitaxially grown on the areas of the layer of semiconductor material which are exposed on either side of the aligned material to form the base region of the device. Alternatively, semiconductor material may be non-selectively epitaxially grown over the exposed surfaces of the device, a portion of which material ultimately forms part of the base region of the device.
Later in the manufacturing process, the method may include a step of depositing semiconductor material of the first conductivity type in the trench portion through the second insulating layer so as to contact the base region and ultimately form one of the emitter and collector regions, with the location of the emitter-base or collector-base junction respectively being dependent on the location and width of the trench portion. Optionally, the width of the trench portion may be increased prior to this step by etching away material of the second insulating layer. Alternatively, the width of the trench portion may effectively be reduced by forming spacers on its sidewalls. Increasing the width of the trench portion may be preferable where non-selective epitaxial growth is used as described above in the formation of the base region.
In a preferred embodiment, the window definition layer is formed of epitaxially deposited semiconductor material, the layer of semiconductor material is epitaxially deposited thereon, with the material of the window definition layer being selectively etchable with respect to the layer of semiconductor material, and the step of defining a window in the window definition layer comprises the steps of:
etching back the window definition layer from the walls of the trench;
conformally depositing window definition insulating material etchable simultaneously with the material of the first insulating layer; and
anisotropically etching away the window definition insulating material and material of the first insulating layer using the second insulating layer as a mask, so as to form the window in the window definition layer. In this way, the window definition layer is laterally etched and replaced with insulating material so as to form a local isolation structure which is self-aligned to the wider trench portion.
In accordance with a further embodiment, the window definition layer is formed of insulating material, and the layer of semiconductor material is provided thereover by bonding a separate semiconductor substrate onto the insulating layer, and separating the layer of semiconductor material from the remainder of the separate semiconductor substrate. The window may be defined in the window definition layer then by etching away material from that layer using the wider trench portion in the second insulating layer as a mask.
The present invention further provides a semiconductor device obtained by a method as described herein. In a preferred embodiment, the window definition layer is formed of insulating material, and the layer of semiconductor material is substantially monocrystalline and extends over the window definition layer and through the window to contact the collector or emitter region in the semiconductor body.
The methods described herein are suitable for making semiconductor devices comprising a bipolar transistor, such as a discrete bipolar transistor device. It is also applicable to the manufacture of integrated circuits comprising a bipolar transistor such as Bi(C)MOS “bipolar (complimentary) metal oxide semiconductor” integrated circuits.
Embodiments of the invention will now be described by way of example and with reference to the accompanying schematic drawings, wherein:
It should be noted that the Figures are diagrammatic and not drawn to scale. Relative dimensions and proportions of parts of these Figures have been shown exaggerated or reduced in size, for the sake of clarity and convenience in the drawings. The same reference signs are generally used to refer to corresponding or similar features in modified and different embodiments.
As shown in
Subsequently, as shown in
Next, a further etch process is carried out to laterally etch away material from SiGe layer 18, to beyond the inner edges of STI regions 12 and 14. This SiGe etch is selective to silicon, oxide and nitride and may be based for example on a CF4 mixed with O2 chemistry. A suitable example is disclosed in “Control of selectivity between SiGe and SI in isotropic etching processes” by Borel et al, Japanese Journal of Applied Physics, Vol. 43, No. 6B, 2004, pp. 3964-3966, the contents of which are incorporated herein by reference. This forms lateral trenches 30 and 32 as shown in
An oxide layer 34 is deposited conformally and fills the lateral trenches 30, 32 as illustrated in
A hydrogen anneal process is carried out so as to reshape portions 40, filling window 36 and merging them with the semiconductor body 10 in region 42 (see
Next, oxide layer 22 is etched back laterally, forming lateral trenches 44 and 46 as shown in
A plasma oxide deposition process is then carried out to form oxide layer 48, as schematically depicted in
The Si:B layer 50 serves to define the extent of the extrinsic base of the device. Oxide layer 48, 48a is then etched away and then silicon is epitaxially grown on Si:B layer 50 and the exposed surface of silicon layer 20 to form base region 2. The grown region of the base may for example consist of 10 nm of SiGeC, followed by 5 nm SiGeC:B, 5 nm SiGeC and 10 nm of silicon (doped or undoped). The resulting structure is shown in
Next, a conformal layer 52 of polysilicon is deposited as shown in
In a modified version of the above process, a shorter SiGe lateral etch may be carried out in
Material is anisotropically etched away from nitride layer 24 to increase the width of trench portion 28, as shown in
A short anisotropic oxide etch process is then followed by non-selective epitaxial growth or conformal deposition of a layer 60 of Si:B as shown in
Oxide region 48a is then etched away (see
Deposition of polysilicon material 70 is followed by a CMP step stopping on nitride layer 24, as shown in
The remaining nitride material is etched away and the remaining layers patterned to form the device configuration shown in
A further variation of the process is described herein facilitates formation of a semiconductor layer over window definition layer 38 replacing the steps depicted in
Starting with two silicon substrates 100, 102, STI regions 104, 106 are formed in substrate 100 and the top surface of substrate 102 is oxidized to form oxide layer 108 (see
As shown in
Another process embodying the invention will now be described with reference to
In the modified trench etch step of
After definition of the emitter region 3 as described with reference to
The remainder of SiGe layer 18 is then etched away as shown in
The resist mask 120 is then stripped away, and nitride regions 16 are also removed. Next, a layer 126 of an insulating material such as silicon dioxide is then deposited conformally so as to fill the trenches 122, 124. This effectively reinstates the pattern definition layer under the semiconductor layer 20 in the form of insulating layer 128 as shown in
It will be appreciated that other variations to the processes described herein will occur to those skilled in the art. For example, device isolation can be achieved in various ways, depending on the required performance and cost. Besides the use of STI regions, junction isolation and full dielectric isolation using SOI substrates may be employed.
Other insulating materials besides those referred to in the examples described above may be employed, such as silicon oxynitride of various compositions. Also, different semiconductor material compositions may be employed.
From reading the present disclosure, other variations and modifications will be apparent to persons skilled in the art. Such variations and modifications may involve equivalent and other features which are already known in the art, and which may be used instead of or in addition to features already described herein.
Although claims have been formulated in this application to particular combinations of features, it should be understood that the scope of the disclosure of the present invention also includes any novel feature or any novel combination of features disclosed herein either explicitly or implicitly or any generalisation thereof, whether or not it relates to the same invention as presently claimed in any claim and whether or not it mitigates any or all of the same technical problems as does the present invention.
Features which are described in the context of separate embodiments may also be provided in combination in a single embodiment. Conversely, various features which are, for brevity, described in the context of a single embodiment, may also be provided separately or in any suitable subcombination. The Applicants hereby give notice that new claims may be formulated to such features and/or combinations of such features during the prosecution of the present application or of any further application derived therefrom.
Number | Date | Country | Kind |
---|---|---|---|
08104047 | May 2008 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2009/051931 | 5/11/2009 | WO | 00 | 6/9/2011 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2009/141753 | 11/26/2009 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
6713361 | Nawaz et al. | Mar 2004 | B2 |
6784063 | Cha | Aug 2004 | B2 |
6867105 | Stengl et al. | Mar 2005 | B2 |
7037798 | Adam et al. | May 2006 | B2 |
7060590 | Bressot et al. | Jun 2006 | B2 |
7067396 | Aspar et al. | Jun 2006 | B2 |
7074685 | Magnee et al. | Jul 2006 | B2 |
7151035 | Koshimizu et al. | Dec 2006 | B2 |
7229899 | Moriceau et al. | Jun 2007 | B2 |
7341920 | Khater | Mar 2008 | B2 |
7615457 | Akatsu et al. | Nov 2009 | B2 |
7696034 | Geiss et al. | Apr 2010 | B2 |
8048734 | Wilhelm | Nov 2011 | B2 |
20020192894 | Kalnitsky et al. | Dec 2002 | A1 |
20050233535 | Freeman et al. | Oct 2005 | A1 |
20070126080 | Wallner et al. | Jun 2007 | A1 |
20080261371 | Ho et al. | Oct 2008 | A1 |
20090166753 | Hijzen et al. | Jul 2009 | A1 |
20100068863 | Hijzen | Mar 2010 | A1 |
20110062548 | Feilchenfeld et al. | Mar 2011 | A1 |
20120228611 | Chan et al. | Sep 2012 | A1 |
Number | Date | Country |
---|---|---|
2005088721 | Sep 2005 | WO |
2007057803 | May 2007 | WO |
2007105155 | Sep 2007 | WO |
Entry |
---|
Borel, et al; “Control of Selectivity Between SiGe and SI in Isotropic Etching Processes” L Japanese Journal of Applied Physics, vol. 43, No. 6B; pp. 3964-3966 (2004). |
Aspar, et al; “IC's Performance Improvement and 3D Integration by Layer Transfer Technologies”; 2006 IEEE Int'l SOI Conference Proceedings (2006). |
Moriceau, et al; “Transfer of Patterned Si and SiO2 Layers for the Fabrication of Patterned and Maixed SOI”; The Proceedings of the 2004 IEEE Int'l SOI Conference (2004). |
International Search Report and Written Opinion for Application PCT/IB2009/051931 (Aug. 27, 2009). |
Number | Date | Country | |
---|---|---|---|
20110304019 A1 | Dec 2011 | US |