Method of manufacturing a multi-layer PZT microactuator using wafer-level processing

Information

  • Patent Grant
  • 11588098
  • Patent Number
    11,588,098
  • Date Filed
    Friday, November 9, 2018
    5 years ago
  • Date Issued
    Tuesday, February 21, 2023
    a year ago
Abstract
A multi-level piezoelectric actuator is manufactured using wafer level processing. Two PZT wafers are formed and separately metallized for electrodes. The metallization on the second wafer is patterned, and holes that will become electrical vias are formed in the second wafer. The wafers are then stacked and sintered, then the devices are poled as a group and then singulated to form nearly complete individual PZT actuators. Conductive epoxy is added into the holes at the product placement step in order to both adhere the actuator within its environment and to complete the electrical via thus completing the device. Alternatively: the first wafer is metallized; then the second wafer having holes therethrough but no metallization is stacked and sintered to the first wafer; and patterned metallization is applied to the second wafer to both form electrodes and to complete the vias. The devices are then poled as a group, and singulated.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of U.S. patent application Ser. No. 14/745,417 filed on Jun. 20, 2015, which is hereby incorporated by reference in its entirety.


BACKGROUND OF THE INVENTION
1. Field of the Invention

This invention relates to the field of piezoelectric microactuators. More specifically, this invention relates to the field of a method of manufacturing a multi-level piezoelectric microactuator using wafer-level processing.


2. Description of Related Art

Piezoelectric microactuators, sometimes simply called PZTs for short, are useful in a variety of applications, including as microactuators mounted on disk drive suspensions in order to effectuate fine movements of the read/write transducer head which writes data to, and reads data from, the spinning magnetic disk or optical disk.


When the underside of a PZT is mounted by adhesive to a product in order to effect small movements of that product, counterintuitively, it actually increases the effective stroke length of the PZT to have a rigid, inactive layer having the proper characteristics and that acts as a constraining layer, bonded to the top of the PZT. The physics of that counterintuitive effect is described in various pending applications by the assignee of the present invention, including in the following U.S. patent applications: Ser. No. 14/214,525 filed Mar. 14, 2014; Ser. No. 14/566,666 filed Dec. 10, 2014; and Ser. No. 14/620,120 filed Feb. 11, 2015.


SUMMARY OF THE INVENTION

One way to achieve such a constraining layer on a PZT is to construct a multi-layer PZT having two or more total layers, with the bottom layer(s) being active PZT material and the top layer(s) being inactive PZT material. The PZT material can be made inactive by not poling it, and/or not providing complementary pairs of electrodes to create an electric field across the device in operation.


PZTs used on suspensions, particularly in some of the most recent suspension designs, are extremely small. When manufacturing PZT device, especially such small devices, it is extremely advantageous to be able to manufacture the devices as much as possible at the wafer level. The term “wafer level” as used herein means prior to the step in the manufacturing process at which multiple devices are singulated from a wafer of PZT material, which wafer is later cut in two dimensions in order to separate the wafer into multiple devices. For example, some processing steps might be performed on a 2 inch by 2 inch PZT wafer, i.e., at the wafer level, with the wafer later being cut in both the x- and y-dimensions and further to separate the wafer into tens or even hundreds of individual PZT devices, with additional processing steps then being performed on those hundreds of devices in order to complete the PZT microactuator products. Obviously, the more manufacturing steps that can be performed at the wafer level, and the fewer the steps that must be performed at the individual part level, the more efficient the manufacturing process is.


Various methods are disclosed herein by which a multi-layer PZT having one or more inactive constraining layers can be manufactured entirely or almost entirely at the wafer level of processing, with the wafer then being cut into individual devices. The resulting manufacturing method is thus more efficient than prior techniques which required various processing steps to be performed at the strip level (after a one-dimension cut into the wafer to separate it into strips of PZT material) or at the device level (after two-dimension cuts into the wafer to separate it into individual PZT devices).


According to a first manufacturing method, two wafers of PZT material are provided with alignment holes or other alignment means. A number of additional through-holes which will become electrical vias are formed in the second wafer. One through-hole/via is provided for each inchoate PZT actuator device location. A first metallization layer is formed on the first wafer, and a patterned second metallization layer is formed on the second wafer with the second metallization layer not extending all the way to the through-holes. The two wafers are then stacked and adhered together to form a wafer stack with the first metallization layer being sandwiched between the two layers, the through-holes through the second wafer providing access to the first metallization layer, and the second metallization layer being on what will be called the bottom surface of the wafer stack. The wafer stack may then be fired and poled, all at the wafer level. Because only the second PZT layer has an electrode pair on its top and bottom surfaces, only the second PZT layer is poled by the poling process.


The wafer stack is then diced in both the x- and y-dimensions in order to singulate the wafer into a number of individual PZT devices, with each device having a through-hole that reaches the sandwiched metallization layer. The sandwiched metallization layer defines a first electrode for the device. The second metallization layer defines a second electrode for the device on its bottom surface.


The device is then bonded into place on the product using two spots of conductive adhesive such as conductive epoxy. The first spot of conductive adhesive extends into the through-hole to the first and sandwiched electrode, and creates a physical and electrical bond from the first electrode to a first electrical contact pad on the product, usually a contact pad that supplies the PZT driving voltage. The second spot of conductive adhesive creates a physical and electrical bond from the second electrode on the bottom of the device to a contact pad of the product, usually a grounded part of the product. Applying a driving voltage to the device causes an electric field to be placed across the second and bottom PZT layer, thus causing it to expand or contract according to its piezoelectric properties. At the same time, no electric field is created across the first and top PZT layer, so the first PZT layer is piezoelectrically inactive. It thus acts as a constraining layer to resist expansion or contraction of the second PZT layer which is piezoelectrically active. As discussed above, the existence of the constraining layer actually increases the effective stroke length of the device.


In this first manufacturing method, therefore, the conductive epoxy used to bond the PZT microactuator to the disk drive suspension or other product completes the electrical via to the first electrode. The device acts like a multi-layer PZT device having an inactive restraining layer and a wrap-around electrode, with a via performing the function of a wrap-around electrode, and rendering the device easier to manufacture than a similar device that actually includes a wrap-around electrode.


A second manufacturing method is similar to the first method, except that only a first metallization layer is laid down prior to stacking, with the second and masked metallization layer being laid down after stacking, and the dicing cuts are made through the locations of the through-holes, with each through-hole become two semi-circular holes for each of two nominally identical devices.


According to a third manufacturing method, two wafers of PZT material are provided with alignment holes or other alignment means. A number of additional through-holes which will become electrical vias are formed in the second wafer. One through-hole/via is provided for each inchoate PZT device location. A first metallization layer is formed on the first wafer. The two wafers are now stacked and adhered together to form a wafer stacked with the first metallization layer being sandwiched between the two layers, the through-holes through the second wafer providing access to the first metallization layer. It is at this point that the third method departs from the first two methods. Masked metallization is now applied such as by sputtering to the underside of the second wafer such that metallization extends into the holes to form individual electrical vias to the first metallization layer, and such that a second layer of metallization extends over most of the bottom surface of the second wafer, with the first and second electrodes of the device being electrically isolated from each other but both of those electrodes being electrically accessible from the bottom surface of the device. The wafer stack may then be fired and poled, all at the wafer level. Because only the second PZT layer has an electrode pair on its top and bottom surfaces, only the second PZT layer is poled by the poling process.


The wafer stack is then diced in both the x- and y-dimensions in order to singulate the wafer into a number of individual PZT devices, with each device having a metallized electrical via extending to the sandwiched metallization layer. The sandwiched metallization layer defines a first electrode for the device. The second metallization layer defines a second electrode for the device on its bottom surface.


In this third manufacturing method, therefore, after the singulation step the PZT microactuator is a complete device including an electrical via to the sandwiched first electrode, such that the device already has its two electrodes electrically accessible from the flat underside of the device. No additional conductive epoxy is needed at assembly time to reach up into the through-hole and thus to electrically access the sandwiched electrode.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1-11 are process drawings that illustrate manufacturing and product placement steps according to a first illustrative embodiment of the invention.



FIG. 1 is a top plan view of a pair of wafers of piezoelectric material before they have been processed.



FIG. 2 is a top plan view of the wafers of FIG. 1 after alignment holes have been formed in both wafers, and through-holes have been formed in the second wafer.



FIG. 3 is a top plan view of the wafers of FIG. 2 after metallization has been applied to both wafers.



FIG. 4 is a top plan view of the wafers of FIG. 3 after they have been stacked, with the second wafer on top of the first wafer.



FIG. 5 is a sectional view of the wafer stack of FIG. 4 taken along section line 5-5.



FIG. 6 is a top plan view of the wafer stack of FIG. 4 after it has been cut in the x- and y-directions in order to singulate out the individual devices.



FIG. 7 is a sectional view of the wafer stack of FIG. 6 taken along section line 7-7.



FIG. 8 is a closeup view of one multi-layer piezoelectric actuator device of FIG. 7.



FIG. 9 is a side sectional view of a product environment in which the multi-layer piezoelectric actuator device of FIG. 8 is to be placed.



FIG. 10 is a side sectional view of the multi-layer piezoelectric actuator device of FIG. 8 placed into the product environment of FIG. 9.



FIG. 11 is a side sectional view of the multi-layer piezoelectric actuator device and its product environment of FIG. 10, with the conductive adhesive being now compressed.



FIGS. 12-20 are process drawings that illustrate manufacturing and product placement steps according to a second illustrative embodiment of the invention.



FIG. 12 is a top elevation view of a pair of wafers of piezoelectric material after through-holes have been formed in the second wafer.



FIG. 13 is a top plan view of the wafers of FIG. 12 after metallization has been applied to the second wafer.



FIG. 14 is a top plan view of the wafers of FIG. 13 after they have been stacked, with the first wafer on top of the second wafer, and the metallization on the second wafer being shown in phantom.



FIG. 15 is a sectional view of the wafer stack of FIG. 14 taken along section line 15-15.



FIG. 16 is a top plan view of the wafer stack of FIG. 14 after patterned metallization has been applied to the first wafer.



FIG. 17 is a sectional view of the wafer stack of FIG. 16 taken along section line 17-17.



FIG. 18 is a top plan view of the wafer stack of FIG. 16 after it has been cut in the x- and y-directions in order to singulate out the individual devices.



FIG. 19 is an oblique view of one of the individual multi-layer piezoelectric devices of FIG. 18.



FIG. 20 is a side sectional view of the multi-layer piezoelectric actuator device of FIG. 19 adhered into its product environment.



FIGS. 21-29 are process drawings that illustrate manufacturing and product placement steps according to a second illustrative embodiment of the invention.



FIG. 21 is a top plan view of a pair of wafers of piezoelectric material before they have been processed.



FIG. 22 is a top plan view of the wafers of FIG. 21 after alignment holes have been formed in both wafers, and through-holes have been formed in the second wafer.



FIG. 23 is a top plan view of the wafers of FIG. 22 after metallization has been applied to the first wafer.



FIG. 24 is a top plan view of the wafers of FIG. 23 after they have been stacked, with the second wafer on top of the first wafer, with the metallization pattern on the first wafer being shown in phantom.



FIG. 25 is a sectional view of the wafer stack of FIG. 24 taken along section line 25-25.



FIG. 26 is a top plan view of the wafer stack of FIG. 24 after a metallization pattern has been applied to the second wafer.



FIG. 27 is a sectional view of the wafer stack of FIG. 26 after it has been cut in the x- and y-directions in order to singulate out the individual devices.



FIG. 28 is a side sectional view of one of the devices shown in FIG. 27 taken along section line 28-28.



FIG. 29 is a side sectional view the multi-layer piezoelectric actuator device of FIG. 28 adhered into its product environment.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

A common piezoelectric material is lead zirconate titanate (PZT). In the discussion that follows, the piezoelectric material may be referred to simply as PZT for ease of discussion, it being recognized that the invention is not limited to PZT as the piezoelectric material.



FIGS. 1-11 are process drawings that illustrate manufacturing and product placement steps according to a first illustrative embodiment of the invention. These process steps can be summarized as:


a. Form through-holes in the second wafer.


b. Metalize the first wafer, and mask and metalize the second wafer.


c. Stack.


d. Sinter and pole


e. Singulate by cutting near the holes.


f. Allow the same conductive adhesive that bonds the device to its environment to complete the electrical via and thus to complete the device.



FIG. 1 is a top plan view of a pair of wafers of piezoelectric material, namely first piezoelectric material wafer 10 and second piezoelectric material wafer 20, before they have been processed. The wafers would typically be “green,” i.e. unsintered, PZT material.



FIG. 2 is a top plan view of the PZT wafers of FIG. 1 after alignment means such as alignment holes 12 and 22 have been formed in both piezoelectric wafers 10 and 20, respectively, and through-holes 24 have been formed in the second wafer 20. Alignment holes 12 are not the only method of properly aligning the wafers; other alignment means, including other alignment indicia printed or formed on the wafers are possible. However, using holes 12, 22 as index holes or alignment holes is a simple and proven method for aligning parts during manufacturing, especially for small parts, allowing for fast and accurate alignment by automated pick-and-place production equipment. The through-holes 24 will become electrical vias later in the production process, and thus can be thought of as inchoate electrical vias.



FIG. 3 is a top plan view of the wafers of FIG. 2 after a conductive layer 16 such as metallization has been applied to first wafer 10, and a patterned conductive layer 26 such as metallization has been applied to second wafer 20. The metallization or other conductive material 26 can be applied by sputtering, ink jet printing, or other well known metallization techniques. The first conductive layer 16 extends over all of the inchoate PZT actuator locations on first wafer 10. The second conductive layer 26 also extends over all of the inchoate PZT actuator locations on second wafer 20, although second conductive layer is masked into individual inchoate device electrodes. Second wafer 20 is masked before metallization so that the part of the metallization that will become bottom electrode 26 in FIG. 8 does not extend to through-holes 24.


The first wafer 10 will become what will be called the first PZT layer of the finished device, and the conductive layer 16 on first layer 10 will become what will be called the first or top electrode of the device when it is finished (FIG. 8). Likewise, the second wafer 20 will become what will be called the second PZT layer of the device, and the conductive layer 26 on second layer 20 will become what will be called the second or bottom electrode of the device when it is finished.



FIG. 4 is a top plan view of the wafers of FIG. 3 after they have been stacked with the second wafer placed on top of the first wafer such that the second conductive layer 26 is now on top of the wafer stack, to form PZT wafer stack 30.



FIG. 5 is a sectional view of the wafer stack of FIG. 4 taken along section line 5-5.


At this point the wafer stack 30 would typically be sintered in order to harden and complete the “green” PZT material and to adhere the layers together.


After sintering the device can be poled at the wafer level by applying an appropriate poling voltage across the electrode layers 16 and 26. Various mechanical means of connecting poling voltages to the common first electrode layer 16 and to the individual second electrodes 26 can be used, including but not limited to using an array of weighted fingers similar to test bed fingers, to contact both second electrodes 26 and first electrode layer 16 through through-holes 24. Alternatively, first wafer 10 including associated first electrode layer 16 could be made slightly larger than second electrode 20 in one or more dimensions, in order to expose a surface of first electrode layer 16 beyond the edge of second wafer 20 for easy physical and electrical access to first electrode layer 16.



FIG. 6 is a top plan view of the wafer stack 30 of FIG. 4 after it has been cut or “diced” in orthogonal directions, i.e., the x- and y-directions, in order to singulate out individual devices 40. The wafer stack can be cut by mechanical sawing, by laser cutting, or by other known cutting methods.



FIG. 7 is a sectional view of the wafer stack of FIG. 6 taken along section line 7-7.



FIG. 8 is a closeup view of one multi-layer piezoelectric actuator device 40 of FIG. 7. Multi-layer PZT actuator device 40 now includes a first PZT material layer 10 which will not be active, i.e. it will be substantially inactive, both because it has not been poled and because there is no associated pair of electrodes for placing a voltage across the device and hence creating an electric field across the device. Note that portion 28 of second conductive layer 26 will be made electrically common with first electrode 16 by conductive adhesive 72 in its environment (FIG. 11), and hence no electric field will be formed between portion 28 and first electrode 16. Second PZT material layer 20, on the other hand, will be active because there is an associated pair of electrodes 16 and 26 by which a voltage can be placed across the device and hence an electric field created across the device, and that PZT layer has been poled.



FIG. 9 is a side sectional view of a product environment in which the multi-layer piezoelectric actuator device of FIG. 8 is to be placed, including small drops of conductive adhesive 72 and 74 such as conductive epoxy. The product environment for a suspension would typically include grounded stainless steel substrate portions 52 and 54 of a flexure, or other grounded stainless steel suspension parts such as a base plate or load beam. A flexible electrical circuit includes an insulative layer 62 such as polyimide, and a copper contact pad 64 which is part of a signal conductive layer such as copper, copper/beryllium, or other copper alloy. Preferably, copper contact pad 64 has an anti-corrosive protective layer 66 such as gold on it, and stainless steel 54 also has an anti-corrosive protective layer 68 such as gold on it.



FIG. 10 is a side sectional view of the multi-layer piezoelectric actuator device 40 of FIG. 8 placed into the product environment of FIG. 9, before the PZT actuator 40 has been pressed down onto the conductive adhesive 72/74.



FIG. 11 is a side sectional view of the multi-layer piezoelectric actuator device 40 and its product environment of FIG. 10, with the device 40 now having been pressed down by sufficient pressure to compress and spread conductive adhesive 72/74 in order to ensure that the desired circuits are completed. Conductive adhesive 72, which now defines electrical via 24, carries the PZT actuation voltage from copper contact pad 64 to first electrode 16, and conductive adhesive 74 completes the ground path from second electrode 26 to grounded stainless steel body 54. When the PZT actuator device 40 is activated, parts 52 and 54 will be moved farther away from each other by expansion of the device, and will be moved closer together by contraction of the device.


Device 40 now acts as a multi-layer PZT device having an inactive restraining layer and a wrap-around electrode, with the via 24 performing the function of a wrap-around electrode but being simpler to manufacture than a wrap-around electrode.



FIGS. 12-20 are process drawings that illustrate manufacturing and product placement steps according to a second illustrative embodiment of the invention. These process steps can be summarized as:


a. Form through-holes in the second wafer.


b. Metalize the first face of the second wafer.


c. Stack.


d. Mask and metalize the second face of the second wafer.


d. Sinter and pole.


e. Singulate by cutting through the holes.


f. Allow the same conductive adhesive that bonds the device to its environment to complete the electrical via and thus to complete the device.



FIG. 12 is a top elevation view of a pair of wafers of piezoelectric material, namely first PZT material wafer 110 and second PZT material wafer 120, after through-holes 124 have been formed in the second wafer. Through-holes 124 will eventually become electrical vias.



FIG. 13 is a top plan view of the wafers of FIG. 12 after what will be called a first conductive layer 116 such as metallization has been applied to a first or top side 121 of second wafer 120.



FIG. 14 is a top plan view of the wafers of FIG. 13 after they have been stacked to form wafer stack 130, with first wafer 110 stacked onto top side 121 of second wafer 120, now looking at wafer stack 130 from bottom side 122 of second wafer 120, the bottom side 122 being opposite top side 121. Conductive metallization layer 116 on top side 121 of second wafer 120 is shown in phantom.



FIG. 15 is a sectional view of the wafer stack of FIG. 14 taken along section line 15-15.



FIG. 16 is a top plan view of the wafer stack 130 of FIG. 14 after what will be called a second conductive layer 126, such as a patterned metallization layer, has been applied to second wafer 120. Second wafer 120 is masked before applying the layer 126 such that second conductive layer 126 does not extend to through-holes 124.


At this point the wafer stack 130 would typically be sintered in order to harden and complete the “green” PZT material and to adhere the layers together, and the stack would be poled, as discussed above with respect to FIG. 5.



FIG. 17 is a sectional view of the wafer stack 130 of FIG. 16 taken along section line 17-17.



FIG. 18 is a top plan view of the wafer stack 130 of FIG. 16 after it has been cut or “diced” in orthogonal directions, i.e., the x- and y-directions, in order to singulate out the individual devices 140. The wafer stack can be cut by mechanical sawing, by laser cutting or other known cutting methods. One difference between this second embodiment and the first embodiment is that in this second embodiment, wafer stack 130 is sawn through the locations of holes 124, rather than next to holes 24. After singulation through the holes, the holes become semi-circular holes 124 at the edges of the device 140.



FIG. 19 is an oblique view of one of the individual multi-layer piezoelectric device 140 of FIG. 18, clearly showing semi-circular edge hole 124 which will become an electrical via, and bottom electrode 126 which does not reach semi-circular edge hole 124.



FIG. 20 is a side sectional view of the multi-layer piezoelectric actuator device 140 of FIG. 19 adhered into its product environment. The product environment including grounded product portions 52 and 54, the electrical circuit including insulating layer 62 such as polyimide, copper contact pad 66, and conductive adhesive such as conductive epoxy 72 and 74, are essentially the same as in the first illustrative embodiment shown in FIG. 11. Conductive epoxy 72 in semi-circular edge hole 126 completes the electrical via through the device to first electrode layer 116.


Device 140 now acts as a multi-layer PZT device having an inactive restraining layer and a wrap-around electrode, with the via 124 performing the function of a wrap-around electrode but being simpler to manufacture than a wrap-around electrode.


This embodiment may make it easier to make a quality electrical connection between copper contact pad 64 including its protective gold layer 66 to first electrode layer 116 because air will not be trapped in hole 24 which might make it more difficult to ensure a good spread of conductive epoxy 72 to the first conductive layer. In this embodiment, the spread of conductive epoxy 72 into semi-circular edge hole 124 and thus to first electrode layer 116 to ensure a good electrical contact thereto can be visually inspected and thus more easily verified.



FIGS. 21-29 are process drawings that illustrate the manufacturing and product placement steps according to a second illustrative embodiment of the invention. These process steps can be summarized as:


a. Form through-holes in the second wafer.


b. Metalize the first wafer.


c. Stack.


d. Mask and metalize the second wafer.


d. Sinter and pole.


e. Singulate by cutting near the holes.


f. Sputter a metallization into and around the holes, to complete the device.


f. Bond the device into its environment using conductive adhesive.



FIG. 21 is a top plan view of a pair of wafers of piezoelectric material, namely first PZT wafer material 10 and second PZT wafer material 20, before they have been processed.



FIG. 22 is a top plan view of the wafers of FIG. 21 after alignment holes 12, 22 have been formed in first and second wafers 10 and 20, respectively, and through-holes 24 that will become vias have been formed in second wafer 20.



FIG. 23 is a top plan view of the wafers of FIG. 22 after a conductive layer 16 that defines a first electrode layer has been applied to the first wafer 10. The metallization or other conductive material 16 can be applied by sputtering, ink jet printing, or other well known metallization techniques.



FIG. 24 is a top plan view of the wafers of FIG. 23 after they have been stacked with the second wafer on top of the first wafer to form wafer stack 230, and with the metallization pattern 16 on the first wafer 10 being shown in phantom.



FIG. 25 is a sectional view of the wafer stack 230 of FIG. 24 taken along section line 25-25.



FIG. 26 is a top plan view of the wafer stack 230 of FIG. 24 after patterned conductive material 226, such as a metallization layer created by sputtering, has been applied to the second wafer 20. Areas without metallization created by masking define gaps 227 in conductive layer 226. The sputtered metal extends into holes 24 to first conductive layer 16, and around holes 24 on the surface of second wafer 20.



FIG. 27 is a sectional view of the wafer stack 230 of FIG. 26 after it has been cut in the x- and y-directions in order to singulate out the individual devices. The multi-layer PZT microactuator device is now complete.



FIG. 28 is a side sectional view of one of the devices shown in FIG. 27 taken along section line 28-28. Gap 227 in the metallization created by masking during the sputtering or other conductive material deposition process, electrically divides the bottom metallization into a second and bottom electrode 226 for the device, and a bottom portion 228 of first electrode 16. Both electrodes 226 and 16/228 are now electrically accessible from the bottom surface of the device 240. Device 240 now acts as a multi-layer PZT device having an inactive restraining layer and a wrap-around electrode, with the via 224 performing the function of a wrap-around electrode but being simpler to manufacture than a wrap-around electrode.



FIG. 29 is a side sectional view the multi-layer piezoelectric actuator device of FIG. 28 adhered into its product environment. The product environment including grounded product portions 52 and 54, the electrical circuit including insulating layer 62 such as polyimide and copper contact pad 66, and conductive adhesive such as conductive epoxy 72 and 74, are essentially the same as in the first illustrative embodiment shown in FIG. 11. This embodiment does not require conductive epoxy to extend into a through-hole in the PZT material in order to complete electrical via 24 from the bottom side of the device to first electrode 16.


According to the process steps disclosed herein, therefore, a number of multi-layer PZT actuators having inactive PZT constraining layers, with both of the electrodes used to activate the device being electrically accessible from the bottom surface of the device, have been constructed at the wafer level of processing. For the third embodiment, the individual devices are all structurally complete upon being singulated from the wafer. For the first and second embodiments, after singulation the only additional structural step required is to complete the via which is performed during the step of bonding the device into its environment, and thus requires no additional device-level processing other than the bonding step which is required anyway. The manufacturing process disclosed herein therefore constitutes an efficient, wafer-level manufacturing process for creating multi-layer PZT actuators, and in particular multi-layer PZT actuators having inactive constraining layers. Such devices can be used for example in hard disk drive suspensions as microactuators, but can be used in other environments as well.


The invention and its use of vias including metallized vias as disclosed herein can be extended to multi-layer PZTs having active layers as well, to make interconnections between various electrode layers within multi-layer PZT device. The vias can thus replace the edge connectors in conventional PZT devices and other devices having wrap-around electrodes. Thus, multi-layer PZT devices having multiple active layers, including one or more active constraining layers, can be constructed using wafer level processing in accordance with the teachings herein.


It will be understood that terms such as “top,” “bottom,” “above,” and “below” as used within the specification and the claims herein are terms of convenience that denote the spatial relationships of parts relative to each other rather than to any specific spatial or gravitational orientation. Thus, the terms are intended to encompass an assembly of component parts regardless of whether the assembly is oriented in the particular orientation shown in the drawings and described in the specification, upside down from that orientation, or any other rotational variation.


It will be appreciated that the term “present invention” as used herein should not be construed to mean that only a single invention having a single essential element or group of elements is presented. Similarly, it will also be appreciated that the term “present invention” encompasses a number of separate innovations which can each be considered separate inventions. Although the present invention has thus been described in detail with regard to the preferred embodiments and drawings thereof, it should be apparent to those skilled in the art that various adaptations and modifications of the present invention may be accomplished without departing from the spirit and the scope of the invention. Accordingly, it is to be understood that the detailed description and the accompanying drawings as set forth hereinabove are not intended to limit the breadth of the present invention, which should be inferred only from the following claims and their appropriately construed legal equivalents.

Claims
  • 1. A method of manufacturing a multi-layer piezoelectric actuator, the method comprising: providing alignment means for aligning first and second wafers of piezoelectric material;forming a plurality of through-holes in the second wafer separate from the alignment means;forming a first conductive layer on the first wafer, the first conductive layer extending over a plurality of inchoate actuator locations on the first wafer;forming a second conductive layer on the second wafer, the second conductive layer extending over a plurality of inchoate actuator locations on the second wafer but does not extend to the through-holes;after the first and second conductive layers have been formed, stacking the second layer onto the first layer and adhering the first and second wafers thereto such that the through-holes extend through the second wafer to the first conductive layer on the first wafer, the stacked first and second wafers defining a wafer stack with the first conductive layer being sandwiched between the two piezoelectric layers; and thensingulating the wafer stack in both x- and y-dimensions to singulate the wafer stack along two dimensions into individual piezoelectric actuators, the individual piezoelectric actuators having first and second piezoelectric actuator layers, the through-holes defining electrical access to electrodes defined by the sandwiched first conductive layer.
  • 2. The method of claim 1 further comprising: firing the piezoelectric material to harden the piezoelectric material; andpoling the piezoelectric actuators.
  • 3. The method of claim 2 wherein the firing and poling steps are performed on the wafer stack before the singulating step, such that the firing and poling steps are performed at a wafer level of manufacturing.
  • 4. The method of claim 1 wherein the first piezoelectric actuator layer has a first electrode on one side thereof defined by the sandwiched first conductive layer, but does not have a second electrode on a second and opposite side thereof, such that the first piezoelectric actuator layer remains substantially piezoelectrically inactive thereby acting as a constraining layer resisting expansion and contraction of the second piezoelectric actuator layer.
  • 5. The method of claim 1 further comprising: filling one of said through-holes with conductive adhesive, thereby defining an electrical via of conductive adhesive to the sandwiched first conductive layer.
  • 6. The method of claim 1 wherein the singulating step further comprises: dicing through the stacked wafer along lines that are near but not through the through-holes, such that the through-holes remain closed-ended in the x- and y-directions.
  • 7. The method of claim 1 wherein the singulating step further comprises: dicing through the stacked wafer along lines that intersect the through-holes such that the through-holes become open-ended in at least one of the x- and y-directions.
  • 8. The method of claim 1 wherein the step of forming a second conductive layer on the second wafer, is performed before stacking the second layer on to the first layer.
  • 9. The method of claim 1 wherein: the step of forming the second conductive layer on the second wafer, is performed after the stacking of the second wafer on the first wafer; andthe method further comprises applying conductive material into the through-holes to define electrical vias through the second wafer, the conductive material in the through-holes comprising a same material as does the second conductive layer, the steps of forming the second conductive layer and applying the conductive material into the through-holes being performed as part of a same processing step carried out at a wafer level of processing.
  • 10. The method of claim 9 wherein the steps of forming the second conductive layer and applying the conductive material into the through-holes comprising sputtering of metal.
US Referenced Citations (128)
Number Name Date Kind
3390287 Sonderegger Jun 1968 A
4088915 Kodama May 1978 A
4093885 Brown Jun 1978 A
4310730 Aaroe Jan 1982 A
4366515 Takano et al. Dec 1982 A
4443729 Rider Apr 1984 A
4633122 Radice Dec 1986 A
4769570 Yokoyama et al. Sep 1988 A
5376860 Sato Dec 1994 A
5402159 Takahashi et al. Mar 1995 A
5480503 Casey et al. Jan 1996 A
5485053 Baz Jan 1996 A
5632841 Hellbaum et al. May 1997 A
5712758 Amano et al. Jan 1998 A
5831371 Bishop Nov 1998 A
5849125 Clark Dec 1998 A
5861702 Bishop et al. Jan 1999 A
5883651 Thiel et al. Mar 1999 A
6060811 Fox et al. May 2000 A
6172446 Kanayama et al. Jan 2001 B1
6245172 Face, Jr. Jun 2001 B1
6278587 Mei Aug 2001 B1
6326718 Boyd Dec 2001 B1
6333681 Takeuchi et al. Dec 2001 B1
6362542 Novotny Mar 2002 B1
6421211 Hawwa et al. Jul 2002 B1
6472799 Takeuchi et al. Oct 2002 B2
6476538 Takeuchi et al. Nov 2002 B2
6512323 Forck et al. Jan 2003 B2
6538854 Koganezawa et al. Mar 2003 B2
6605887 Takeuchi et al. Aug 2003 B2
6614144 Vazquez Carazo Sep 2003 B2
6618220 Inagaki et al. Sep 2003 B2
6636387 Kikkawa et al. Oct 2003 B2
6643902 Takeuchi et al. Nov 2003 B2
6716363 Wright et al. Apr 2004 B1
6726984 Natarajan et al. Apr 2004 B2
6762536 Hoffmann et al. Jul 2004 B2
6812594 Face et al. Nov 2004 B2
6817072 Takeuchi et al. Nov 2004 B2
6817073 Uchiyama et al. Nov 2004 B2
6847155 Schwartz et al. Jan 2005 B2
7085092 Koganezawa Aug 2006 B2
7126497 Face et al. Oct 2006 B2
7164221 Takeuchi et al. Jan 2007 B1
7218481 Bennin et al. May 2007 B1
7245064 Takeuchi et al. Jul 2007 B2
7336021 Takeuchi et al. Feb 2008 B2
7358647 Takeuchi et al. Apr 2008 B2
7368860 Wood et al. May 2008 B2
7382583 Hirano et al. Jun 2008 B2
7440236 Bennin et al. Oct 2008 B1
7459835 Mei et al. Dec 2008 B1
7595965 Kulangara et al. Sep 2009 B1
7652412 Nihei Jan 2010 B2
7671519 Kear et al. Mar 2010 B2
7692559 Face et al. Apr 2010 B2
7746279 McGovern et al. Jun 2010 B2
7781679 Schreiber et al. Aug 2010 B1
7872834 Pokornowski et al. Jan 2011 B1
7983008 Liao et al. Jul 2011 B2
8004159 Nihei Aug 2011 B2
8085508 Hatch Dec 2011 B2
8148791 Holaway Apr 2012 B1
8149545 Chai et al. Apr 2012 B1
8189296 Hata et al. May 2012 B2
8189301 Schreiber May 2012 B2
8395866 Schreiber et al. Mar 2013 B1
8570688 Hahn et al. Oct 2013 B1
8680749 Xu et al. Mar 2014 B2
8681456 Miller et al. Mar 2014 B1
8699186 Hahn et al. Apr 2014 B1
8773820 Hahn et al. Jul 2014 B1
8780503 Wright et al. Jul 2014 B2
8810113 Han et al. Aug 2014 B2
8810972 Dunn Aug 2014 B1
8879210 Hahn et al. Nov 2014 B1
9070394 Hahn et al. Jun 2015 B1
9117468 Zhang et al. Aug 2015 B1
9318136 Bjorstrom et al. Apr 2016 B1
9330694 Hahn et al. May 2016 B1
9330696 Hahn et al. May 2016 B1
9330698 Hahn et al. May 2016 B1
9330699 Hahn et al. May 2016 B1
9390739 Zhang et al. Jul 2016 B1
9741376 Ee et al. Aug 2017 B1
10074390 Hahn et al. Sep 2018 B1
10128431 Dunn et al. Nov 2018 B1
10236022 Ee et al. Mar 2019 B2
10325621 Hahn et al. Jun 2019 B1
10607642 Hahn et al. Mar 2020 B2
10854225 Hahn et al. Dec 2020 B2
11011195 Ee et al. May 2021 B2
11205449 Glaess et al. Dec 2021 B2
11276426 Hahn et al. Mar 2022 B2
20010050833 Murphy et al. Dec 2001 A1
20020063496 Forck et al. May 2002 A1
20020105750 Li et al. Aug 2002 A1
20030137777 Boutaghou et al. Jul 2003 A1
20040049900 Emery Mar 2004 A1
20040095663 Kuwajima et al. May 2004 A1
20040251784 Kuniyasu Dec 2004 A1
20070007863 Mohr, III Jan 2007 A1
20070084034 Omura et al. Apr 2007 A1
20070222339 Lukacs et al. Sep 2007 A1
20090051245 Takayama et al. Feb 2009 A1
20090080116 Takahashi et al. Mar 2009 A1
20090096321 Aikawa et al. Apr 2009 A1
20090195938 Yao et al. Aug 2009 A1
20100195251 Nojima et al. Aug 2010 A1
20100271735 Schreiber Oct 2010 A1
20100276511 Okamura Nov 2010 A1
20110279929 Kin Nov 2011 A1
20120200198 Amamoto Aug 2012 A1
20120216378 Emley et al. Aug 2012 A1
20130320811 Mizusawa et al. Dec 2013 A1
20140008101 Brandts et al. Jan 2014 A1
20140104722 Wright et al. Apr 2014 A1
20140111062 Bauer et al. Apr 2014 A1
20160056366 Nakamura Feb 2016 A1
20190214042 Ee et al. Jul 2019 A1
20190228796 Ee et al. Jul 2019 A1
20190237652 Harada Aug 2019 A1
20200243745 Ishizaki et al. Jul 2020 A1
20200251133 Hahn et al. Aug 2020 A1
20200327904 Glaess et al. Oct 2020 A1
20210082459 Hahn et al. Mar 2021 A1
20210272592 Ee et al. Sep 2021 A1
Foreign Referenced Citations (14)
Number Date Country
1504998 Jun 2004 CN
102449794 May 2012 CN
102741958 Oct 2012 CN
103688318 Mar 2014 CN
59-178899 Oct 1984 JP
62104182 May 1987 JP
6-232469 Aug 1994 JP
2001-339967 Dec 2001 JP
2009-65760 Mar 2009 JP
2009-205723 Sep 2009 JP
2010-103811 May 2010 JP
2017-17241 Jan 2017 JP
WO 2006073018 Jul 2006 WO
WO 2015060132 Apr 2015 WO
Non-Patent Literature Citations (47)
Entry
D. R. Chen, M. G. Zhu, W. Z. Zhang and G. R. Li, “Preparation and characterization of PBNN multilayer piezoelectric actuator,” 9th International Symposium on Electrets (ISE 9) Proceedings, 1996, pp. 1061-1066, doi: 10.1109/ISE.1996.578259. (Year: 1996).
Office Action in U.S. Appl. No. 16/357,181, dated Oct. 1, 2020.
Notice of Allowance in U.S. Appl. No. 16/835,243, dated Jul. 29, 2020.
Office Action in U.S. Appl. No. 16/857,133, dated Jul. 21, 2020.
International Search Report and Written Opinion in International Application No. PCT/US2021/028474, dated May 12, 2021.
Office Action in U.S. Appl. No. 16/857,133, dated Apr. 5, 2021.
Office Action in U.S. Appl. No. 17/107,729, dated Jul. 6, 2021.
Notice of Allowance in U.S. Appl. No. 16/857,133, dated Aug. 13, 2021.
Notice of Reasons for Refusal in Japanese Application No. 2017-149136, dated Aug. 3, 2021.
Notice of Allowance in U.S. Appl. No. 16/357,181, dated Jan. 22, 2021.
Office Action in U.S. Appl. No. 16/857,133, dated Dec. 28, 2020.
Aimmanee, Sontipee, Deformation and Force Characteristics of Laminated Piezoelectric Actuators, Dissertation at Virginia Polytechnic Institute and State University, 2004.
Batra, R.C. and Geng, T.S., Enhancement of the Dynamic Buckling Load for a Plate by Using Piezoceramic Actuators, Smart Materials and Structures (2001), vol. 10, pp. 925-933.
Capozzoli, M. et al., Modeling Aspects Concerning Thunder Actuators, Proceedings of the SPIE, Smart Structures and Materials 1999, vol. 3667, pp. 719-727.
Finio, Benjamin M. and Wood, Robert J., Optimal Energy Density Piezoelectric Twisting Actuators, 2011 IEEE/RJS International Conference on Intelligent Robots and Systems, Sep. 25-30, 2011, p. 384-389.
Luo, Quantian and Tong, Liyong, Exact Static Solutions to Piezoelectric Smart Beams Including Peel Stresses, International Journal of Solids and Structures (2002), vol. 39, pp. 4677-4695.
Kim, Sunghwan, Low Power Energy Harvesting with Piezoelectric Generators, PhD Thesis, 2002, University of Pittsburgh, esp. Fig, 27 (p. 51) and related discussion.
PI Ceramic GmbH (Germany), Displacement Modes of Piezoelectric Actuators, © 1996-2015, retrieved in 2015 from http://piceramic.com/piezo-technology/properties-piezo-actuators/displacement-modes.html, esp. p. 4 ff.
Phillips, James R., Piezoelectric Technology Primer, date unknown, CTS Wireless Components, Albuquerque, New Mexico, retrieved in 2015 from http://www.ctscorp.com/components/pzt/downloads/Piezoelectric_Technology.pdf, esp. pp. 8-11.
Smits, Jan G. and Dalke, Susan I., The Constituent Equations of Piezoelectric Bimorphs, IEEE 1989 Ultrasonics Symposium, pp. 781-784.
Notice of Allowance in U.S. Appl. No. 15/227,780, dated Apr. 14, 2017.
Office Action in Chinese Application No. 201710654540.5, dated May 27, 2020.
Office Action in U.S. Appl. No. 15/682,299, dated Sep. 25, 2017.
Office Action in U.S. Appl. No. 15/682,299, dated May 8, 2018.
Notice of Allowance in U.S. Appl. No. 15/682,299, dated Nov. 2, 2018.
Office Action in U.S. Appl. No. 14/566,666, dated May 27, 2015.
Office Action in U.S. Appl. No. 14/720,827, dated Oct. 2, 2015.
Office Action in U.S. Appl. No. 14/672,122, dated Jul. 16, 2015.
Office Action in U.S. Appl. No. 15/055,618, dated Jan. 3, 2017.
Office Action in U.S. Appl. No. 15/055,618, dated Oct. 3, 2017.
Office Action in U.S. Appl. No. 15/055,618, dated Apr. 19, 2018.
Notice of Allowance in U.S. Appl. No. 15/055,618, dated Jan. 31, 2019.
Supplemental Notice of Allowance in U.S. Appl. No. 15/055,618, dated Feb. 21, 2019.
Office Action in U.S. Appl. No. 15/055,633, dated Sep. 27, 2017.
Notice of Allowance in U.S. Appl. No. 15/055,633, dated May 3, 2018.
Corrected Notice of Allowance in U.S. Appl. No. 15/055,633, dated May 17, 2018.
Corrected Notice of Allowance in U.S. Appl. No. 15/055,633, dated Jun. 5, 2018.
Corrected Notice of Allowance in U.S. Appl. No. 15/055,633, dated Aug. 10, 2018.
Office Action in U.S. Appl. No. 16/443,690, dated Aug. 7, 2019.
Notice of Allowance in U.S. Appl. No. 16/443,690, dated Nov. 21, 2019.
Office Action in U.S. Appl. No. 14/745,417, dated Jun. 14, 2017.
Office Action in U.S. Appl. No. 14/745,417, dated Nov. 16, 2017.
Notice of Allowance in U.S. Appl. No. 14/745,417, dated Jul. 18, 2018.
Supplemental Notice of Allowance in U.S. Appl. No. 14/745,417, dated Aug. 6, 2018.
Office Action in U.S. Appl. No. 16/357,181, dated Apr. 30, 2020.
Corrected Notice of Allowance in U.S. Appl. No. 16/857,133, dated Aug. 25, 2021.
Notice of Allowance in U.S. Appl. No. 17/107,729, dated Nov. 3, 2021.
Related Publications (1)
Number Date Country
20190081232 A1 Mar 2019 US
Divisions (1)
Number Date Country
Parent 14745417 Jun 2015 US
Child 16186408 US