Claims
- 1. A method of manufacturing a polycrystalline semiconductor resistance layer of silicon on a silicon body, said method consisting essentially of depositing an insulating layer on said silicon body, depositing a first polycrystalline silicon layer on said insulating layer, depositing on said first polycrystalline silicon layer a second polycrystalline silicon layer, said second polycrystalline silicon layer being formed of crystallites larger than those of said first polycrystalline silicon layer and doping both polycrystalline silicon layers during or after the deposition of said silicon layers.
- 2. A method as claimed in claim 1, characterized in that the first polycrystalline silicon layer is deposited on the insulating layer by means of chemical or physical vapor deposition.
- 3. A method as claimed in claim 2, characterized in that the first polycrystalline silicon layer is deposited on the insulating layer by means of Low-Pressure Chemical vapor Deposition (LPCVD).
- 4. A method as claimed in claim 3, characterized in that the deposition takes place at a pressure lying between 0.1 mbar and 0.3 mbar.
- 5. A method as claimed in claim 2, characterized in that the first polycrystalline silicon layer is deposited on the insulating layer by means of cathode sputtering.
- 6. A method as claimed in claim 1, characterized in that the deposition of the first polycrystalline silicon layer is terminated as soon as a thin coherent layer has formed.
- 7. A method as claimed in claim 1, characterized in that the second polycrystalline silicon layer is applied by deposition from the gaseous phase.
- 8. A method as claimed in claim 1, characterized in that a silicon dioxide layer is formed by thermal oxidation on the silicon body as insulating layer.
- 9. A method as claimed in claim 1, characterized in that a silicon nitride layer is deposited on the silicon body as insulating layer by means of Low-Pressure Chemical Vapor Deposition (LPCVD).
- 10. A method as claimed in claim 1, characterized in that the doping takes place by ion implantation.
- 11. A method as claimed in claim 1, characterized in that the doping takes place during the application of the polycrystalline silicon layers by the addition of dopants.
- 12. A method as claimed in claim 1, characterized in that the resistance layer is structured by etching after the application of the second polycrystalline silicon layer, whereupon a passivation layer is applied, in which passivation layer windows for electrical contacts are then provided by photolithography, and finally a conductive metal layer is applied for contacting purposes.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3814348 |
Apr 1988 |
DEX |
|
Parent Case Info
This is a division of application Ser. No. 344,199, filed Apr. 27, 1989, now U.S. Pat. No. 4,984,046.
US Referenced Citations (8)
Foreign Referenced Citations (3)
Number |
Date |
Country |
59-138384 |
Aug 1984 |
JPX |
61-85815 |
May 1986 |
JPX |
1-25515 |
Jan 1989 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Ghardhi, S., VLSI Fabrication Principles, John Wiley & Sons, N.Y., p. 230, 1983. |
Wolf, S., et al., Silicon Processing for the VLSI Era, vol. 1, Lattice Press, Calif., pp. 163, 335. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
344199 |
Apr 1989 |
|