Claims
- 1. A method of manufacturing a semiconductor device having a double structured well, comprising the steps of:
- implanting impurities having a first conductivity type in a surface of a semiconductor substrate with a prescribed implantation energy and dose and forming a buried conductive layer from the surface to a prescribed depth in a prescribed region of said semiconductor substrate;
- forming a mask of a prescribed pattern on said semiconductor substrate, implanting impurities having a second conductivity type with a prescribed implantation energy and dose and forming a plate-like well having the second conductivity type in a prescribed region directly on said conductive layer;
- forming a mask of a prescribed pattern over said semiconductor substrate, implanting impurities having the second conductivity type with a prescribed implantation energy and dose and forming a cylindrical well of the second conductivity type surrounding the periphery of said well of the second conductivity type and extending from the surface of said semiconductor substrate to said well of the second conductivity type; and
- forming a mask of a prescribed pattern over the semiconductor substrate, implanting impurities of the first conductivity type with a prescribed implantation energy and dose, and forming a well of the first conductivity type in a region surrounded by said plate-like well of the second conductivity type and said cylindrical well of the second conductivity type and in the vicinity of the outside of said cylindrical well of the second conductivity type.
- 2. The method of manufacturing the semiconductor device having the double structured well according to claim 1, further comprising a step of forming a mask of a prescribed pattern over said semiconductor substrate, implanting impurities of the first conductivity type with a prescribed implantation energy and dose, and forming a cylindrical conductive layer so as to surround the outer periphery of said cylindrical well of the second conductivity type.
- 3. The method of manufacturing the semiconductor device having the double structured well according to claim 1, further comprising a step of forming a mask of a prescribed pattern over said semiconductor substrate, implanting impurities of the first conductivity type with a prescribed implantation energy and dose, and forming a cylindrical conductive layer in a region between the outer periphery of said well of the first conductivity type and said cylindrical well of the second conductivity type and a plate-like conductive layer in a region between the bottom surface of said well of the first conductivity type and said plate-like well of the second conductivity type.
- 4. The method of manufacturing the semiconductor device having the double structured well according to claim 1, wherein said step of forming said buried conductive layer includes implanting boron with an implantation energy of 1-3MeV and a dose of 10.sup.12 -10.sup.15 /cm.sup.2 .
- 5. The method of manufacturing the semiconductor device having the double structured well according to claim 1, wherein said step of forming said plate-like well of the second conductivity type includes implanting phosphorus with an implantation energy of 500KeV-1.5MeV and a dose of 10.sup.12 -10.sup.14 /cm.sup.2 .
- 6. The method of manufacturing the semiconductor device having the double structured well according to claim 1, wherein said step of forming said cylindrical well of the second conductivity type includes two steps of implantation of phosphorus with an implantation energy of 500KeV -1.5MeV and a dose of 10.sup.12 -10.sup.14 /cm.sup.2 for the first time and with the implantation energy of 100KeV-500KeV and the dose of 10.sup.11 -10.sup.13 /cm.sup.2 for the second time.
- 7. The method of manufacturing the semiconductor device having the double structured well according to claim 1, wherein said step of forming said well of the first conductivity type includes two steps of implantation of boron with an implantation energy of 300KeV-1MeV and a dose of 10.sup.12 -10.sup.14 /cm.sup.2 for the first time and with the implantation energy of 50KeV-300KeV and the dose of 10.sup.12 -10.sup.14 /cm.sup.2 for the second time.
- 8. The method of manufacturing the semiconductor device having the double structured well according to claim 2, wherein said step of forming said cylindrical conductive layer so as to surround the outer periphery of said cylindrical well of the second conductivity type includes implanting boron with an implantation energy of 1 -3MeV and a dose of 10.sup.12 -10 .sup.15 /cm.sup.2 .
- 9. The method of manufacturing the semiconductor device having the double structured well according to claim 3, wherein said steps of forming the cylindrical conductive layer in the region between the outer periphery of said well of the first conductivity type and said cylindrical well of the second conductivity type and forming said plate-like conductive layer in the region between the bottom surface of said well of the first conductivity type and said plate-like well of the second conductivity type include implanting boron with an implantation energy of 1-3MeV and a dose of 10.sup.12 -10.sup.15 /cm.sup.2 .
Priority Claims (2)
Number |
Date |
Country |
Kind |
3-085537 |
Apr 1991 |
JPX |
|
4-049869 |
Mar 1992 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/240,282, now U.S. Pat. No. 5,446,305, filed May 9, 1994, which is a continuation of Ser. No. 07/867,738, now abandoned, filed Apr. 13, 1992.
US Referenced Citations (11)
Foreign Referenced Citations (2)
Number |
Date |
Country |
298421 |
Jan 1989 |
EPX |
1-189955 |
Jul 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Multilayered Well Formation for Sub-0.5 .mu.m CMOS Devices Utilizing High Energy Ion Implantation" Extended Abstracts of the 21st Conference on Solid State Devices and Materials, by Kiyonori Ohuyu et al., Tokyo, 1989. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
240282 |
May 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
867738 |
Apr 1992 |
|