Claims
- 1. A method of manufacturing a semiconductor memory device having a memory cell portion and a peripheral circuit portion on a semiconductor substrate of a first conductive type, said method comprising the steps of:
- forming a gate insulation film on said semiconductor substrate;
- forming a plurality of gate electrodes over respective channel regions of said memory cell portion and said peripheral circuit portion, by depositing a conductive material on said gate insulation film and patterning said deposited conductive material;
- forming a first impurity region of a second conductive type having a first impurity density on opposite ends of said respective channel regions of said memory cell portion and said peripheral circuit portion, said first impurity region in said memory cell portion being formed to have a first junction depth equal to that of said first impurity region in said peripheral circuit portion;
- exposing said memory cell portion by a lithography process;
- forming a third impurity region having a third impurity density within said first impurity region formed in said memory cell portion by implanting an impurity ion of said second conductive type onto said exposed memory cell portion, said third impurity density being higher than said first impurity density, and said third impurity region being formed to have a second junction depth shallower than said first junction depth of said first impurity region;
- forming a sidewall spacer on a side surface of said gate electrodes by depositing an insulation material, and then anisotropically etching said deposited insulation material; and
- forming a second impurity region having a second impurity density by implanting an impurity ion of said second conductive type into said semiconductor substrate, said second impurity density being higher than said first impurity density.
- 2. The method of manufacturing a semiconductor memory device according to claim 1, wherein said first impurity region is formed of phosphorus ions.
- 3. The method of manufacturing a semiconductor memory device according to claim 1, wherein said second impurity region and said third impurity regions are formed of arsenic ions.
- 4. The method of manufacturing a semiconductor memory device according to claim 1, wherein said second impurity density is higher than said third impurity density.
- 5. The method of manufacturing a semiconductor memory device according to claim 1, wherein said gate electrodes are formed of a polycide structure comprising a polysilicon layer and a tungsten silicide layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
92-18408 |
Oct 1992 |
KRX |
|
Parent Case Info
This is a division of application Ser. No. 08/132,960, filed Oct. 7, 1993 now U.S. Pat. No. 5,396,098.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
132960 |
Oct 1993 |
|