Claims
- 1. A method of forming Field Effect Transistors (FETS) on a semiconductor layer of a wafer comprising the steps of:
- a) forming trenches in a surface of said semiconductor layer;
- b) forming a pad dielectric stack on said surface of said semiconductor layer;
- c) forming an Oxide-Nitride-Oxide (ONO) layer on said pad dielectric stack and in said trenches whereby said ONO layer lines said trenches;
- d) forming a layer of conductive material on said ONO layer where located on said pad dielectric stack surface and in said trenches;
- e) removing portions of said layer of conductive material and said ONO layer where located on said pad dielectric stack;
- f) diffusing an oxidation catalyst into and along said ONO layer in said trenches;
- g) removing said pad dielectric stack to expose said surface of said semiconductor layer, said ONO layer remaining in said trenches;
- h) forming a gate oxide on said exposed surface of said semiconductor layer, wherein thickness of said gate oxide is inversely proportional to horizontal distance of said gate oxide from said ONO layer; and
- i) forming FET gates on said gate oxide.
- 2. The method of claim 1 wherein the step f) of diffusing the oxidation catalyst comprises the step of
- chemical-mechanical polishing said conductive material layer with a slurry containing said oxidation catalyst, said conductive material layer remaining only in said trenches and said oxidation catalyst diffusing from said slurry into said ONO layer.
- 3. The method of claim 2 wherein the step f) of diffusing the oxidation catalyst further comprises the step of
- reactive ion etching said conductive material layer such that said polished conductive material layer remaining in said trenches is recessed below said surface of said semiconductor layer.
- 4. The method of claim 3 wherein the step f) of diffusing the oxidation catalyst further comprises the steps of:
- forming an oxide collar in said trenches along said ONO layer above said recessed conductive material layer, said oxide collar defining central openings in said trenches above said recessed polysilicon;
- forming a second layer of a conductive material on said recessed conductive material, said second conductive material layer filling said openings in said trenches above said recessed polysilicon; and
- chemical-mechanical polishing said second conductive material layer with said slurry until said conductive material from said second layer remains only in said trenches.
- 5. The method of claim 4 wherein the step f) of diffusing the oxidation catalyst further comprises the step of:
- reactive ion etching said second polished conductive material layer until said second polished conductive material layer is essentially coplanar with said semiconductor layer surface.
- 6. The method of claim 3 wherein the step f) of diffusing the oxidation catalyst further comprises the step of:
- dipping said wafer into a solution containing said oxidation catalyst.
- 7. The method of claim 5 wherein the step f) of diffusing the oxidation catalyst further comprises the step of:
- dipping said wafer into a solution containing said oxidation catalyst.
- 8. The method of claim 4 wherein the semiconductor layer is a silicon layer and the oxidation catalyst is potassium.
- 9. The method of claim 4 wherein said conductive material is doped polysilicon.
Parent Case Info
RELATED APPLICATIONS
This application is related to and is being filed concurrently with U.S. Ser. No. 08/688,458, filed Jul. 30, 1996, entitled "An Integrated Circuit Chip", and U.S. Ser. No. 08/688,457, filed Jul. 30, 1996, entitled "An Insulated Gate Field Effect Transistor", both of which are assigned to the Assignee of this application.
US Referenced Citations (20)
Foreign Referenced Citations (1)
Number |
Date |
Country |
242 905 A1 |
Feb 1987 |
DEX |