Claims
- 1. An integrated circuit comprising:a semiconductor substrate; a logic circuit on said semiconductor substrate and comprising a plurality of first transistors on first portions of said semiconductor substrate operating at a first voltage and each comprising a first gate oxide layer, a gate electrode on said first gate oxide layer, a first portion of a first dielectric layer covering said gate electrode, and a conducting layer covering said first dielectric layer, and a plurality of second transistors on second portions of said semiconductor substrate operating at a second voltage less than the first voltage and each comprising a third gate oxide layer, and a gate electrode on said third gate oxide layer; and a memory device on said semiconductor substrate and comprising a plurality of memory cells on third portions of said semiconductor substrate and each comprising a second gate oxide layer, a floating gate on said second gate oxide layer, a second portion of said first dielectric layer on said floating gate, and a control gate on the second portion of said first dielectric layer.
- 2. An integrated circuit according to claim 1, wherein said first gate oxide has a first thickness, second gate oxide has a second thickness, and said third gate oxide has a third thickness less than the first thickness.
- 3. An integrated circuit according to claim 1, wherein said first gate oxide layer has a thickness in a range of about 100 to 300 angstroms, said second gate oxide layer has a thickness in a range of about of about 70 to 110 angstroms, and said third gate oxide layer has a thickness in a range of about 20 to 80 angstroms.
- 4. An integrated circuit according to claim 1, further comprising:a well of a first conductivity type in the first portions of said semiconductor substrate; and a well of a second conductivity type in the first portions of said semiconductor substrate.
- 5. An integrated circuit according to claim 1, further comprising:a well of a first conductivity type in the second portions of said semiconductor substrate; and a well of a second conductivity type in the second portions of said semiconductor substrate.
- 6. An integrated circuit according to claim 1, wherein said memory device comprises an EEPROM device and said logic circuit comprises a CMOS logic circuit.
- 7. An integrated circuit according to claim 1, wherein said plurality of first transistors comprises at least one N-channel transistor and at least one P-channel transistor, and said plurality of second transistors comprises at least one N-channel transistor and at least one P-channel transistor.
- 8. An integrated circuit comprising:a semiconductor substrate; a CMOS logic circuit on said semiconductor substrate and comprising a plurality of first transistors on first portions of said semiconductor substrate operating at a first voltage and each comprising a first gate oxide layer, a gate electrode on said first gate oxide layer, a first portion of a first dielectric layer covering said gate electrode, and a conducting layer covering said first dielectric layer, and a plurality of second transistors on second portions of said semiconductor substrate operating at a second voltage less than the first voltage and each comprising a third gate oxide layer, and a gate electrode on said third gate oxide layer; and an EEPROM device on said semiconductor substrate and comprising a plurality of memory cells on third portions of said semiconductor substrate and each comprising a second gate oxide layer, a floating gate on said second gate oxide layer, a second portion of said first dielectric layer on said floating gate, and a control gate on the second portion of said first dielectric layer, said first gate oxide having a first thickness, second gate oxide having a second thickness, and said third gate oxide having a third thickness less than the first thickness.
- 9. An integrated circuit according to claim 8, wherein said first gate oxide layer has a thickness in a range of about 100 to 300 angstroms, said second gate oxide layer has a thickness in a range of about of about 70 to 110 angstroms, and said third gate oxide layer has a thickness in a range of about 20 to 80 angstroms.
- 10. An integrated circuit according to claim 9, further comprising:a well of a first conductivity type in the first portions of said semiconductor substrate; and a well of a second conductivity type in the first portions of said semiconductor substrate.
- 11. An integrated circuit according to claim 9, further comprising:a well of a first conductivity type in the second portions of said semiconductor substrate; and a well of a second conductivity type in the second portions of said semiconductor substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
00830236 |
Mar 2000 |
EP |
|
Parent Case Info
This application is a division of Ser. No. 09/817,799 filed Mar. 26, 2001, now U.S. Pat. No. 6,482,698.
US Referenced Citations (10)
Number |
Name |
Date |
Kind |
5622886 |
Allum et al. |
Apr 1997 |
A |
5668034 |
Sery et al. |
Sep 1997 |
A |
5768194 |
Matsubara et al. |
Jun 1998 |
A |
5861347 |
Maiti et al. |
Jan 1999 |
A |
5908311 |
Chi et al. |
Jun 1999 |
A |
5994757 |
Ichikawa et al. |
Nov 1999 |
A |
6071775 |
Choi et al. |
Jun 2000 |
A |
6125059 |
Hecht |
Sep 2000 |
A |
6410387 |
Cappelletti et al. |
Jun 2002 |
B1 |
6482698 |
Peschiaroli et al. |
Nov 2002 |
B2 |
Non-Patent Literature Citations (1)
Entry |
Takeuchi et al. “A Self-Aligned STI Process Integration for Low Cost and Highly Reliable 1 Gbit Flash Memories” Symposium on VLSI Technology, US, New York, NY: IEEE, vol. CONF. 18, Jun. 9, 1998, pp. 102-103. |