1. Field of the Invention
The present invention relates to a method of manufacturing a light emitting diode, and more particularly to a method of manufacturing a light emitting diode including nitride semiconductor layers.
2. Description of the Related Art
Some light emitting elements such as a white light emitting diode (LED) employ an LED including nitride semiconductor layers.
Such an LED including nitride semiconductor layers has a low electrostatic discharge (ESD) breakdown tolerance voltage. In order to improve an ESD tolerance voltage of an LED including nitride semiconductor layers, Japanese Patent Application Publication No. 8-330630 discloses a technique of forming an additional p-type clad layer between an active layer and a p-type clad layer in an LED.
The present invention has been made in view of the above. It is, therefore, an object of the present invention to improve an ESD tolerance voltage of an LED in a simple way.
According to an aspect of the present invention, there is provided a method of manufacturing a light emitting diode to improve an ESD tolerance voltage of an LED in a simple way. In this method, an active layer of a nitride semiconductor is formed on a first conductive type of a nitride semiconductor layer. The active layer is thermally treated at a first temperature. Then a second conductive type of a nitride semiconductor layer is formed on the active layer at a second temperature lower than the first temperature. With this method, an ESD tolerance voltage of the LED can be improved.
In the above method, the second conductive type of the nitride semiconductor layer may be formed of one of GaN, AlGaN, and AlInGaN. Furthermore, the active layer may be formed of one of InGaN/GaN, InGaN/InGaN, and AlInGaN/AlInGaN. Moreover, the active layer and/or the second type of the nitride semiconductor layer may be formed by using a MOCVD method. The first temperature may be at least 900° C., and the second temperature may be at most 810° C. The first temperature may be higher than the second temperature by at least 100° C., preferably by at least 150° C.
According to the present invention, an ESD tolerance voltage of an LED can be improved.
The above and other objects, features, and advantages of the present invention will be apparent from the following description when taken in conjunction with the accompanying drawings which illustrate preferred embodiments of the present invention by way of example.
Other objects, features and advantages of the present invention will become more apparent from the following detailed description when read in conjunction with the accompanying drawings, in which:
A description will now be given of embodiments of the present invention with reference to the accompanying drawings.
The inventors have found that an ESD tolerance voltage of an LED can be improved by forming an active layer, then thermally treating the active layer at a temperature higher than the formation temperature of the active layer, and forming a p-type semiconductor layer at a temperature lower than the thermal treatment temperature. An embodiment of the present invention will be described below.
A method of manufacturing a light emitting diode according to the present invention will be described below with reference to
Referring to
Examples of the formation conditions for the respective layers are as follows.
Film thickness: 580 nm
Doping density: Undoped
Material gas: Trimethylaluminum (TMA), NH3
Carrier gas: Hydrogen
Pressure: 50 Torr
Formation temperatures: 1040° C. (formation temperature I), 1140° C. (formation temperature II)
The temperature is changed from the formation temperature I to the formation temperature II during the formation.
Film thickness: 60 nm
Si doping density: 1.5×1019 cm−3
Material gas: Trimethylgallium (TMG), NH3, SiH4
Carrier gas: Hydrogen
Pressure: 200 Torr
Formation temperature: 1040° C.
Film thickness: 1330 nm
Doping density: Undoped
Material gas: TMG, NH3
Carrier gas: Hydrogen
Pressure: 200 Torr
Formation temperature: 1040° C.
(The Formation Conditions for the N-Type GaN Intermediate layer 18)
Film thickness: 1380 nm
Si doping density: 1.5×1019 cm−3
Material gas: TMG, NH3, SiH4
Carrier gas: Hydrogen
Pressure: 200 Torr
Formation temperature: 1040° C.
Film thickness: 500 nm
Si doping density: 1.5×1019 cm−3
Material gas: TMG, trimethylindium (TMI), NH3, SiH4
Carrier gas: Nitrogen
Pressure: 200 Torr
Formation temperature: 830° C.
Film thickness: 170 nm
Si doping density: 1.5×1019 cm−3
Material gas: TMG, NH3, SiH4
Carrier gas: Hydrogen
Pressure: 100 Torr
Film thickness: 65 nm
Layers: Five well layers, six barrier layers
i) The Well Layers: In0.16Ga0.84N
ii) The Barrier Layers: GaN
Referring to
Referring to
Film thickness: 200 nm
Mg doping density: 4×1019 cm−3
Material gas: TMG, NH3, Cp2Mg
(bis(cyclopentadienyl)magnesium)
Carrier gas: Hydrogen
Pressure: 200 Torr
Formation temperature: 810° C.
The n-type GaN semiconductor layer 22, the p-type GaN semiconductor layer 26, and the active layer 24 may be modified in various manners as long as they comprise a nitride semiconductor. Typically, those layers may be formed of AlxInyGa1-x-yN (0≦x<1, 0≦y<1, 0≦x+y<1). For example, the n-type GaN semiconductor layer 22 and the p-type GaN semiconductor layer 26 may be formed of AlGaN or AlInGaN instead of GaN.
The MQW active layer 24 having a combination of well layers and barrier layers may comprise a nitride semiconductor having a combination of InGaN/GaN, InGaN/InGaN, or AlInGaN/AlInGaN. The relationship between band gaps of the respective layers is defined as (the n-type GaN semiconductor layer 22 and the p-type GaN semiconductor layer 26)≧the barrier layers>the well layers.
Referring to
Next, an electrode pad connecting to the p-type electrode 28 and the n-type electrode 30 is formed. Then a protective film of a silicon oxide is formed on a region other than the electrode pad. The electrode pad and the protective film are not shown in the drawings. The substrate 10 is ground so as to have a thickness of 100 μm. The wafer is divided into chips, each of which has an approximate dimension of 350 μm×350 μm, for example, on a rear face of the substrate 10 by using a scribing method. Then those chips are mounted on a package. Thus, an LED is completed. The p-type electrode 28 and the n-type electrode 30 may be formed of ITO (indium tin oxide) or the like.
An LED of Example I was manufactured by the processes described above. An LED of Comparative Example II was manufactured under conditions in which the thermal treatment described in connection with
As shown in
The LEDs of Example I and Comparative Examples II and III were evaluated in reverse ESD tolerance voltage. The application of ESD was performed with use of a human body model to which a resistance of 1.5 kΩ and a capacity of 100 pF were added. Breakdowns were examined before and after the (five-time) application of a reverse voltage. When no breakdowns were detected, the reverse voltage was increased. The ESD tolerance voltage was defined as a voltage at which an LED was broken. The determination of the breakdown was conducted based on light emission and changes of the voltage value when a current flowed in a reverse direction.
Table 1 shows comparison between the ESD tolerance voltages of Example I and Comparative Examples II and III. The ESD tolerance voltages of Comparative Examples II and III were 500 V and 571 V, respectively. The ESD tolerance voltage of Example I was 3857 V.
With regard to the broken LED elements in Comparative Examples II and III, observation was made on appearance of mesa portions including the n-type GaN semiconductor layer 22, the active layer 24, and the p-type GaN semiconductor layer 26 shown in
In Comparative Example II, the p-type GaN semiconductor layer 26 was formed at a high formation temperature. Accordingly, a relatively large amount of a dopant (Mg) for the p-type GaN semiconductor layer 26 diffused into the active layer 24. It is conceivable that this diffusion of the dopant caused a lowered ESD tolerance voltage. In Comparative Example III, since the formation temperature of the p-type GaN semiconductor layer 26 was low, diffusion of a dopant into the active layer 24 was suppressed. Nevertheless, the ESD tolerance voltage remained low.
By contrast, in Example I, after the formation of the active layer 24, thermal treatment was performed on the active layer 24. Thus, a high ESD tolerance voltage could be obtained. Example I differed from Comparative Example III in that thermal treatment was performed before the formation of the p-type GaN semiconductor layer 26. It appears that the thermal treatment improved the crystallinity of the semiconductor which formed the active layer 24. It is thus conceivable that the ESD tolerance voltage was improved as a result of the improved crystallinity. Furthermore, it can be seen from the result of Comparative Example II that the formation temperature of the p-type GaN semiconductor layer 26 should be lower than the thermal treatment temperature in order to prevent diffusion of a dopant from the p-type GaN semiconductor layer 26.
It is desirable that the thermal treatment temperature be at least 900° C. because the crystallinity of the active layer 24 can significantly be improved. Furthermore, it is desirable that the p-type GaN semiconductor layer 26 be formed at 810° C. or less in order to prevent a dopant from diffusing into the active layer 24.
In order to increase an ESD tolerance voltage of an LED, it is desirable that the thermal treatment temperature as described in connection with
The present embodiment uses a sapphire substrate 10. Nevertheless, an Si substrate, an SiC substrate, or a GaN substrate may be used. Furthermore, the n-type GaN semiconductor layer 22 and the p-type GaN semiconductor layer 26 may employ a nitride semiconductor layer other than a GaN semiconductor layer as long as it serves as a semiconductor layer having an index of refraction greater than that of the active layer 24. Moreover, the active layer 24 may employ a nitride semiconductor layer other than a GaN or InGaN semiconductor layer as long as it serves as a layer that emits light. Furthermore, the first conductive type may be p-type, and the second conductive type may be n-type.
Although a certain preferred embodiment of the present invention have been shown and described in detail, it should be understood that the present invention is not limited to the specific embodiment. It would be apparent to those skilled in the art that many modifications and variations may be made therein without departing from the spirit and scope of the present invention.
The present application is based on Japanese Patent Application No. 2007-266166 filed Oct. 12, 2007, the entire disclosure of which is hereby incorporated by reference.
Number | Date | Country | Kind |
---|---|---|---|
2007-266166 | Oct 2007 | JP | national |