1. Field of the Invention
The present invention relates to a method of manufacturing an optical semiconductor device that is mainly applied to the optical communication field.
2. Background Art
Optical semiconductor elements such as laser diodes are used in the optical communication field (e.g., see Japanese Patent Laid-Open No. 6-97589). In an optical semiconductor device whose two neighboring optical semiconductor elements are separated by a separation groove, an Au plated layer is formed on the top surface of each optical semiconductor element. In this case, after forming a power supply layer on the entire surface and applying plating thereto, the power supply layer is wet-etched using photolithography.
When the separation groove is deep, it is difficult to match resist transfer conditions between the top surface of the optical semiconductor element and the bottom surface of the separation groove. Therefore, resist remainder is left in the separation groove, which prevents the power supply layer in the separation groove from being completely etched, causing electrodes of the neighboring optical semiconductor elements to be short-circuited.
Furthermore, Pt which cannot be wet-etched cannot be used as the substance of the power supply layer. Thus, since the power supply layer between the Au plated layer and the optical semiconductor element does not contain Pt, Au in the Au plated layer may sink into the crystal of the optical semiconductor element. As a result, reliability may deteriorate.
In view of the above-described problems, an object of the present invention is to provide a method of manufacturing an optical semiconductor device that can improve reliability.
According to the present invention, a method of manufacturing an optical semiconductor device includes: forming first and second optical semiconductor elements separated apart by a separation groove on a semiconductor substrate; forming first and second electrodes containing Pt on top surfaces of the first and second optical semiconductor elements respectively; forming a third electrode electrically connected to the first and second electrodes; forming first and second Au plated layers on the first and second electrodes respectively through an electrolytic plating method using the third electrode as a power supply layer; forming a first resist covering the first and second Au plated layers through photolithography; and etching the third electrode using the first resist as a mask to electrically separate the first electrode from the second electrode. The third electrode is prevented from being formed in the separation groove in the step of forming the third electrode.
The present invention makes it possible to improve reliability.
Other and further objects, features and advantages of the invention will appear more fully from the following description.
A method of manufacturing an optical semiconductor device according to an embodiment of the present invention will be described with reference to the accompanying drawings.
First, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, effects of the present embodiment will be described in comparison with comparative examples 1 to 3.
In comparative example 1, the electrode 24 is formed over the entire surface after the steps in
In comparative example 2, the electrode 24 is formed on the top surfaces of the optical semiconductor elements 14 and 15 after the steps in
In comparative example 3, the electrode 24 is formed on the entire surface after the steps in
On the contrary, in the present embodiment, no electrode 24 is formed in the separation groove 13. Therefore, when the resist 30 that covers the Au plated layers 26 and 27 is formed through photolithography, even if resist remainder is left in the separation groove 13, the Au plated layers 26 and 27 of the neighboring optical semiconductor elements 14 and 15 are never short-circuited.
Furthermore, in the present embodiment, Pt-containing electrodes 21 and 22 are formed between the optical semiconductor elements 14 and 15, and the Au plated layers 26 and 27. This Pt is a barrier metal that prevents Au from sinking into the crystal. Therefore, it is possible to prevent Au of the Au plated layers 26 and 27 from sinking into the crystal of the optical semiconductor elements 14 and 15. AS a result, reliability can be improved.
Furthermore, in the present embodiment, the electrode 24 is formed on the top surface of the connection section 16 flush with the top surfaces of the optical semiconductor elements 14 and 15. When forming the resist 30 that covers the Au plated layers 26 and 27 through photolithography, this makes it easier to match transfer conditions of the resist 30 between the top surfaces of the optical semiconductor elements 14 and 15 and the top surface of the connection section 16. Therefore, no resist remainder is left on the top surface of the connection section 16. Therefore, since the electrode 24 existing on the top surface of the connection section 16 can be etched reliably, the Au plated layers 26 and 27 of the neighboring optical semiconductor elements 14 and 15 are never short-circuited.
Furthermore, the present embodiment prevents the electrode 24 from being formed in the separation groove 13 according to the lift-off method using the resist 23. Such simple manufacturing steps can prevent the Au plated layers 26 and 27 of the neighboring optical semiconductor elements 14 and 15 from being short-circuited.
In the present embodiment, the electrode 24 is connected to only one ends of the electrodes 21 and 22, but the electrode 24 may also cover the electrodes 21 and 22. However, the electrode 24 need not cover all the electrodes 21 and 22.
Furthermore, in the present embodiment, the two optical semiconductor elements 14 and 15 are placed side by side, but the present invention is not limited to this and three or more optical semiconductor elements may be placed side by side. Furthermore, the optical semiconductor device according to the present embodiment is applicable to a semiconductor laser array or an edge-illuminated waveguide type light-receiving element array.
Obviously many modifications and variations of the present invention are possible in the light of the above teachings. It is therefore to be understood that within the scope of the appended claims the invention may be practiced otherwise than as specifically described.
The entire disclosure of Japanese Patent Application No. 2011-250404, filed on Nov. 16, 2011, including specification, claims, drawings, and summary, on which the Convention priority of the present application is based, is incorporated herein by reference in its entirety.
Number | Date | Country | Kind |
---|---|---|---|
2011-250404 | Nov 2011 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
7432119 | Doan | Oct 2008 | B2 |
7829440 | Chu et al. | Nov 2010 | B2 |
20010030330 | Inomoto | Oct 2001 | A1 |
20020050596 | Otsuka et al. | May 2002 | A1 |
20050019971 | Slater et al. | Jan 2005 | A1 |
20060039428 | Kondou | Feb 2006 | A1 |
20070212854 | Chu et al. | Sep 2007 | A1 |
20080210969 | Yuan et al. | Sep 2008 | A1 |
20090093075 | Doan | Apr 2009 | A1 |
20100200864 | Chu et al. | Aug 2010 | A1 |
Number | Date | Country |
---|---|---|
6-97589 | Apr 1994 | JP |
2001-298211 | Oct 2001 | JP |
2003-8135 | Jan 2003 | JP |
2006-59881 | Mar 2006 | JP |
Number | Date | Country | |
---|---|---|---|
20130122623 A1 | May 2013 | US |