Claims
- 1. A method of operating an electronic circuit comprising, in order:
- (a) grounding an output of a boost voltage generator in response to a pump reset signal;
- (b) essentially concurrently with step (a), grounding a wordline voltage to set a gate voltage of a gate of a driver transistor to a first voltage, a source of the driver transistor being electrically coupled to a wordline; and
- (c) pumping the boost voltage generator in response to a pump set signal to produce a boost voltage, the boost voltage being electrically coupled to a drain of the driver transistor, to produce a double-boosted gate voltage of the driver transistor.
- 2. The method of claim 1 wherein the electronic circuit is a memory circuit.
- 3. The method of claim 2 wherein the memory circuit is a dynamic random access memory circuit.
- 4. The method of claim 1 wherein the first voltage is equal to about a bias voltage of the electronic circuit minus about a threshold voltage of the driver transistor.
- 5. The method of claim 4 wherein the bias voltage of the electronic circuit is a drain bias voltage (Vdd).
- 6. The method of claim 1 further comprising, in order, between the step (a) and the step (c):
- boosting an isolation gate voltage of an isolation transistor above a bias voltage of the electronic circuit, a source of the isolation transistor being electrically coupled to a switch capable of providing the bias voltage to the source of the isolation transistor, the switch being open, a drain of the isolation transistor being electrically coupled to the gate of the driver transistor;
- switching the switch to provide the bias voltage at the source of the isolation transistor, the bias voltage being transferred to the gate of the driver transistor; and
- clamping the isolation gate voltage to the bias voltage of the electronic circuit.
- 7. The method of claim 6 wherein, after the step of switching the switch, the gate voltage of the driver transistor is about equal to the bias voltage at a time of the pump set signal.
- 8. A method of operating an electronic memory circuit comprising, in order:
- (a) grounding an output of a boost voltage generator in response to a pump reset signal;
- (b) essentially concurrently with step (a), grounding a wordline voltage to set a gate voltage of a driver transistor to a first voltage, a source of the driver transistor being electrically coupled to a wordline;
- (c) boosting a gate voltage of an isolation transistor above a bias voltage of the electronic circuit, a source of the isolation transistor being electrically coupled to a switch capable of providing the bias voltage to the source of the isolation transistor, the switch being open, a drain of the isolation transistor being electrically coupled to the gate of the driver transistor;
- (d) switching the switch to provide the bias voltage at the source of the isolation transistor, the bias voltage being coupled to the gate of the driver transistor;
- (e) clamping the gate voltage of the isolation transistor to the bias voltage of the electronic circuit; and
- (f) pumping the boost voltage generator in response to a pump set signal to produce a boost voltage, the boost voltage being electrically coupled to a drain of the driver transistor to produce a double-boosted gate voltage of the driver transistor.
CROSS REFERENCE TO A RELATED APPLICATION
This application is a continuation in part of the application Ser. No. 08/818,802, entitled "Pump Control Circuit" by Pinkham, et al., filed Mar. 14, 1997 (currently not assigned an application serial number), which is herein incorporated by reference for all purposes.
US Referenced Citations (9)
Number |
Name |
Date |
Kind |
4533843 |
McAlexander, III et al. |
Aug 1985 |
|
4543500 |
McAlexander, III et al. |
Sep 1985 |
|
4748349 |
McAlexander, III et al. |
May 1988 |
|
5222042 |
Ichiguchi |
Jun 1993 |
|
5253204 |
Hatakeyama et al. |
Oct 1993 |
|
5313429 |
Chevallier et al. |
May 1994 |
|
5582171 |
Tokami et al. |
Dec 1996 |
|
5659519 |
Lee et al. |
Aug 1997 |
|
5696731 |
Miyamoto |
Dec 1997 |
|
Non-Patent Literature Citations (3)
Entry |
Joynson et al. "Eliminating Threshold Losses in MOS Circuits by Bootstrapping Using Varactor Coupling", IEEE Journal of Solid-State Circuits, vol. SC-7, No. 3, Jun. 1972, pp. 217-224. |
Martino et al., "An On-Chip Back-Bias Generator for MOS Dynamic Memory", IEEE Journal of Solid-State Circuits, vol. SC-15, No. 5, Oct. 1980, pp. 820-826. |
Fujishima et al., "A Storage-Node-Boosted RAM with Word-Line Delay Compensation", IEEE Journal of Solid-State Circuits, vol. SC-17, No. 5, Oct. 1982, pp. 872-976. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
818802 |
Mar 1997 |
|