Claims
- 1. A method of operating a microprocessor to execute a program of instructions at a reduced speed comprising the steps of:
- (a) providing a reference oscillatory signal to said microprocessor, said microprocessor generating an internal clock signal having an operating rate therefrom;
- (b) successively asserting and deasserting an external pin of said microprocessor to effectively throttle said operating rate, the assertion of said external pin causing the execution of a routine in a microcode engine of said microprocessor which places said microprocessor in a known state and decouples said internal clock signal from at least a portion of said microprocessor, deasserting said external pin causing said microprocessor to resume executing said program of instructions by recoupling said internal clock signal to said at least a portion of said microprocessor.
- 2. The method of claim 1 wherein step (b) is performed at a frequency which is less that said operating rate of said internal clock signal.
Parent Case Info
This is a continuation of application Ser. No. 07/970,576, filed Nov. 3, 1992 now U.S. Pat. No. 5,473,767.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5175853 |
Kardach et al. |
Dec 1992 |
|
5276888 |
Kardach et al. |
Jan 1994 |
|
5291604 |
Kardach et al. |
Mar 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
970576 |
Nov 1992 |
|