Claims
- 1. A method of preparing a printed circuit board having a film redistribution layer and selective filled plated through holes comprising the steps of:a. laminating a printed circuit board subcomposite with 0.5 ounce/square foot Cu foil on both sides thereof; b. thinning the copper foil to about 0.00025 inch; c. drilling a pattern of holes through the subcomposite for plated through holes, and drilling a sheet of polyimide with the same plated through hole pattern; d. seeding the drilled subcomposite with a palladium/tin, colloidal suspension whereby to make the exposed surfaces catalytic for electroless Cu plating; e. electrolessly plating copper over the exposed surfaces of the subcomposite and in the plated through hole barrels to a thickness of about 0.001 to 0.0012 inch; f. positioning the drilled polyimide sheet on the subcomposite aligned with the plated through holes; g. placing a sheet of foil coated with plated through hole filler composition atop the sub-composite to form a stack; h. laminating the stack to cause the coating composition to soften and flow through the holes in the drilled polyimide into the plated through holes and thereafter cure; i. abrading the surface thereof to remove nubs of the fill material from the tops of the filled plated through holes, and remove fill residues on the surface of the copper foil from bleed between the mask and the sub-composite; j. drilling the subcomposite with the pattern of plated through holes that are to remain unfilled, deburring, and chemical hole cleaning the unfilled plated through hole barrels for plating; k. seeding the subcomposite with a palladium/tin colloidal suspension, and electrolessly copper plating the seeded subcomposite with an additional 0.0002 to 0.0003 inch of copper; l. applying a layer of photoresist to the subcomposite, and exposing and developing the layer of photoresist to define a desired pattern of surface circuitization; m. etching the exposed surface of the subcomposite to form a desired circuit pattern; n. stripping the photoresist; o. applying a dry film photoimagable, dielectric polymer, to one or both surfaces of the subcomposite; p. exposing the photoimagable dielectric with the pattern of the desired vias between the subcomposite circuitry and the circuitry to be formed on the top surface of the dielectric; q. developing the pattern of via openings, and thereafter processing the dielectric to further cure the dielectric; r. seeding the dielectric with a colloidal palladium/tin suspension; s. laminating a subsequent dry film photoresist layer thereto, over the palladium/tin seed layer, imaging the photoresist with the image of the circuitization to be formed, and developing the imaged photoresist; t. plating the subcomposite with copper to form a film redistribution layer thereon; u. stripping the photomask from the circuitized composite.
- 2. A printed circuit board having first and second pluralities of electrically conductive through holes and a layer of dielectric material positioned on a surface of said printed circuit board, said layer of dielectric material including at least one surface mount contact, said first plurality of electrically conductive through holes extending through said layer of dielectric material on said surface of said printed circuit board for receipt of a pin-in-through-hole module or component, at least one of said second plurality of electrically conductive through holes terminating at, but not through, said layer of dielectric material on said surface of said printed circuit board and being substantially filled with a fill composition.
- 3. The printed circuit board of claim 2 wherein at least one of said second plurality of electrically conductive through holes terminates in said surface mount contact.
- 4. The printed circuit board of claim 3 wherein said surface mount contact is adapted to receive a flip chip attach contact.
- 5. The printed circuit board of claim 3 wherein said surface mount contact is adapted to receive a controlled collapse chip connection contact.
- 6. The printed circuit board of claim 3 wherein said surface mount contact is adapted to receive an area array contact.
- 7. The printed circuit board of claim 3 wherein said surface mount contact is adapted to receive a wire lead bond.
- 8. The printed circuit board of claim 3 wherein said surface mount contact is adapted to receive a surface mount component.
- 9. The printed circuit board of claim 8 wherein said surface mount component is adapted for being attached to said surface mount contact.
- 10. The printed circuit board of claim 9 wherein said surface mount contact and said surface mount component are substantially surrounded by an encapsulant.
- 11. The printed circuit board of claim 2 wherein at least one of said second plurality of electrically conductive through holes terminates in a conductive cap bonded to said surface mount contact.
- 12. The printed circuit board of claim 2 having external circuitization on said layer of dielectric material overlying said at least one of said second plurality of electrically conductive through holes which terminates at, but not through, said layer of dielectric material.
- 13. The printed circuit board of claim 12 wherein said external circuitization has a thickness of from about 0.0002 to about 0.0004 inches.
- 14. The printed circuit board of claim 2 wherein said fill composition has a coefficient of thermal expansion closely matched to the coefficient of thermal expansion of said printed circuit board.
- 15. The printed circuit board of claim 14 wherein said fill composition coefficient of thermal expansion is from about 17 to about 45 ppm/degree Celsius.
- 16. The printed circuit board of claim 2 wherein said fill composition in at least one of said second plurality of electrically conductive through holes is a conductive fill composition.
- 17. The printed circuit board of claim 16 wherein said conductive fill composition comprises a conductive powder and an organic resin.
- 18. The printed circuit board of claim 17 wherein said fill composition is an electrically conductive fill composition.
- 19. A method of preparing a printed circuit board comprising the steps of:providing a subcomposite having first and second opposing surfaces; providing a first pattern of through holes through said first and second opposing surfaces of said subcomposite; applying a first electrically conductive layer over said first and second opposing surfaces of said subcomposite and in said first pattern of through holes; applying a mask over said first electrically conductive layer, said mask having holes therein which align with respective ones of said through holes of said first pattern of through holes within said subcomposite; forcing a quantity of fill material through said holes in said mask and into said first pattern of through holes in said subcomposite to substantially fill said through holes in said subcomposite with said fill material; and thereafter removing said mask.
- 20. The method of claim 19 further including the steps of:providing said subcomposite with a second pattern of through holes that are to remain unfilled; applying a second electrically conductive layer on said first electrically conductive layer, the exposed ends of said filler material in said pattern of through holes and in said second pattern of through holes; modifying said second electrically conductive layer and said first electrically conductive layer to form a predetermined circuit pattern, thereby exposing portions of said first and second opposing surfaces of said subcomposite.
- 21. The method of claim 20 further comprising the step of forming a film redistribution layer on said predetermined circuit pattern and on portions of said exposed first and second opposing surfaces of said subcomposite.
- 22. The method of claim 21 wherein the step of forming said film distribution layer comprises the steps of:applying a photo-imageable dielectric layer on said predetermined circuit pattern and on portions of said exposed first and second opposing surfaces of said subcomposite; forming at least one opening in said photo-imageable dielectric layer to expose a portion of said predetermined circuit pattern; and applying a conductive layer on said photo imageable dielectric so as to connect said conductive layer to said exposed portion of said predetermined circuit pattern.
- 23. The method of claim 19 wherein the step of providing a subcomposite comprises providing a substrate having a metal foil on both sides thereof.
Parent Case Info
This is a divisional of copending application Ser. No. 08/342,533 filed on Nov. 21, 1994, now U.S. Pat. No. 5,487,218.
US Referenced Citations (19)
Foreign Referenced Citations (4)
Number |
Date |
Country |
245788 |
Dec 1974 |
DE |
3708000 |
Sep 1988 |
DE |
2-05358 |
Feb 1990 |
JP |
4-170036 |
Jun 1992 |
JP |
Non-Patent Literature Citations (1)
Entry |
Research Disclosure No. 25 906; “A Printer Circuit Card With Filled Vias for Surface Mount Technology”, Nov. 1985. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
08/463344 |
Jun 1995 |
US |
Child |
09/159360 |
|
US |
Reissues (1)
|
Number |
Date |
Country |
Parent |
08/463344 |
Jun 1995 |
US |
Child |
09/159360 |
|
US |