Claims
- 1. A method for producing a semiconductor device, comprising the steps of:
- forming an epitaxial layer on a semiconductor substrate of a first conduction type,
- forming a gate insulation film over the semiconductor substrate, forming a main gate electrode and a subgate electrode on the gate insulation film, and forming a line opening between the main gate electrode and the subgate electrode;
- doping the surface of the epitaxial layer with impurities with at least the main gate electrode and the subgate electrode serving as masks, to form main wells reaching under the main gate electrode, subwells reaching under the subgate electrode, and a line well, which is independent of the main wells and surrounds the subwells with a distance away from the subwells; and
- doping the surfaces of the main wells and the subwells with impurities with at least the main gate electrode and the subgate electrode serving as masks, to form sources of the first conduction type for a main current section and a detective section, the sources being shallower and narrower than the main wells and the subwells and reaching under the main gate electrode and the subgate electrode.
- 2. A method for producing a semiconductor device, comprising the steps of:
- implanting ions of a second conduction type into a main face of a semiconductor substrate of a first conduction type with use of a mask having an annular opening, to form an annular well of the second conduction type and to define a main region and a subregion, the subregion being surrounded by the annular well;
- forming a first insulation film on the substrate such that the first insulation film faces the annular well;
- forming a gate insulation film over the semiconductor substrate except the part where the first insulation film exists, the first insulation film being thicker than the gate insulation film;
- forming a gate electrode film over the first insulation film and the gate insulation film and patterning the gate electrode film by etching, to form a main gate electrode corresponding to the main region, having main gate openings, a subgate electrode corresponding to the subregion, having subgate openings, and a line opening surrounding the subgate electrode and at least partly separating the subgate electrode from the main gate electrode;
- implanting ions of the second conduction type through the main gate openings and the subgate openings formed on the gate electrode film, to form main wells in the main region, subwells in the subregion, and a line well between the subwells and the annular well, to surround the subwells;
- arranging a resist having patterns at the main gate openings and the subgate openings facing the main wells and the subwells and implanting ions of the first conduction type with use of the resist, to form a source of the first conduction type on the main face of each of the main wells and the subwells;
- removing the resist and arranging a new resist to form a well contact of the second conduction type in the middle of each of the sources;
- forming a layer insulation film over the main face of the semiconductor substrate and removing the layer insulation film at parts facing the main wells and the subwells, to form contact openings; and
- arranging electrodes at the contact openings.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-74534 |
Mar 1992 |
JPX |
|
Parent Case Info
This is a division of application No. 08/38,951, filed Mar. 29, 1993, now U.S. Pat. No. 5,410,171.
US Referenced Citations (5)
Foreign Referenced Citations (6)
Number |
Date |
Country |
60-171771 |
Sep 1985 |
JPX |
127256 |
Jan 1989 |
JPX |
1276673 |
Nov 1989 |
JPX |
2285679 |
Nov 1990 |
JPX |
369159 |
Mar 1991 |
JPX |
2257297 |
Jan 1993 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Leipold et al., Experimental Study Of A High Blocking Voltage Power MOSFET With Integrated Input Amplifier, IEEE, 1983, pp. 428-431. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
38951 |
Mar 1993 |
|