The present invention relates to the field of wafer bonding. More particularly, the invention concerns a method of producing a bonded wafer with buried oxide/nitride layers.
Advanced designs in semiconductor industry increasingly require a multiple wafer integration strategy where a plurality of wafers are bonded together to form a bonded wafer structure. For example, a semiconductor-on-insulator (SOI) substrate may be formed by a wafer bonding process in which two semiconductor wafers, one of which includes a layer of insulating material at the bonding surface, are brought into intimate contact with each other. The bonded wafer is then ground mechanically and polished to form a SOI layer. Alternatively, the wafer bonding process may utilize a layer transfer (for example SMARTCUT or Silicon Gensis) process in which ions of hydrogen or a noble gas or the like are implanted into a first wafer and after bonding the first wafer to a second wafer, a portion of the first wafer including the implanted species is separated from the rest of the bonded wafer structure.
A number of bonding techniques are known to create strong and reliable bonds between wafers. Fusion bonding (or direct bonding) is a process where two wafers with clean and flat surfaces are covalently bonded through the application of pressure and heat. In order to achieve a bond of satisfactory strength, the wafers must be annealed at temperatures generally greater than 700° C. Anodic boning process involves bonding a silicon surface with a borosilicate glass surface through the application of strong electric fields and heat. Adhesive wafer bonding utilizes intermediate polymer adhesives to hold the surfaces together. The main advantages of adhesive wafer bonding include the insensitivity to surface topography, the low bonding temperatures, and the ability to join different types of wafers. However, the bond strengths of adhesive wafer bonding are typically lower than those of either fusion or anodic bonding. In addition, the bonding adhesives typically cannot withstand high temperatures needed for standard complementary metal-oxide-semiconductor (CMOS) processing.
Bonded wafer structures with a layer stack combination of silicon-silicon dioxide-silicon nitride are needed for advanced layer transfer applications. In order for these structures to be useful, the bond needs to be of satisfactory strength and the bonded interface needs to be of high quality (no bonding defects and non-bonded areas). In addition, the bonding process needs to be compatible with CMOS processing. However, it is difficult to bond a silicon nitride layer to a silicon layer using standard wafer bonding techniques. Due to the hydrophobic nature of the silicon nitride surface, bonding defects and non-bonded areas often exist at the interface between the silicon nitride and the silicon layers.
The present invention provides a method of forming a bonded wafer structure with buried oxide/nitride layers. In this method, the bonding surfaces are either a silicon nitride layer and a silicon oxide layer or two silicon oxide layers. Since the bonding is not between a silicon nitride layer and a silicon layer, standard wafer bonding techniques such as fusion bonding may be used to facilitate the bonding process. In addition, the bond has satisfactory strength and is free of common bonding defects existing at a bonded interface between a silicon nitride layer and a silicon layer. The present invention also provides a bonded wafer structure formed by such a method.
A first embodiment introduces a method of forming a bonded wafer structure. The method includes the steps of providing a first semiconductor wafer substrate having a first silicon oxide layer at the top surface of the first semiconductor wafer substrate; providing a second semiconductor wafer substrate; forming a second silicon oxide layer on the second semiconductor wafer substrate; forming a silicon nitride layer on the second silicon oxide layer; and bringing the first silicon oxide layer of the first semiconductor wafer substrate into physical contact with the silicon nitride layer of the second semiconductor wafer substrate to form a bonded interface between the first silicon oxide layer and the silicon nitride layer.
A second embodiment introduces a method of forming a bonded wafer structure. The method includes the steps of providing a first semiconductor wafer substrate having a first silicon oxide layer at the top surface of the first semiconductor wafer substrate; providing a second semiconductor wafer substrate; forming a second silicon oxide layer on the second semiconductor wafer substrate; forming a silicon nitride layer on the second silicon oxide layer; forming a third silicon oxide layer on the silicon nitride layer; and bringing the first silicon oxide layer of the first semiconductor wafer substrate into physical contact with the third silicon oxide layer of the second semiconductor wafer substrate to form a bonded interface between the first and the third silicon oxide layers.
A third embodiment introduces a bonded wafer structure including a first semiconductor wafer substrate; a first silicon oxide layer on the first semiconductor wafer substrate; a silicon nitride layer on the first silicon oxide layer; a second silicon oxide layer on the silicon nitride layer; and a second semiconductor wafer substrate on the second silicon oxide layer, wherein the first silicon oxide layer forms a bonded interface with the silicon nitride layer.
A fourth embodiment introduces a bonded wafer structure including a first semiconductor wafer substrate; a first silicon oxide layer on the first semiconductor wafer substrate; a third silicon oxide layer on first silicon oxide layer; a silicon nitride layer on the third silicon oxide layer; a second silicon oxide layer on the silicon nitride layer; and a second semiconductor wafer substrate on the second silicon oxide layer, wherein the first silicon oxide layer forms a bonded interface with the third silicon oxide layer.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
It will be appreciated that for simplicity and clarity of illustration, elements shown in the drawings have not necessarily been drawn to scale. For example, the dimensions of some of the elements may be exaggerated relative to other elements for purpose of clarity.
The present invention will now be described more fully hereinafter with reference to the accompanying drawings in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the illustrated embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like numerals refer to like features throughout.
It will be understood that when an element, such as a layer, is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. Throughout the present application the term “bottom wafer” or “bottom wafer substrate” are used to denote a semiconductor wafer that is located beneath the bonded interface, while the term “top wafer” or “top wafer substrate” are used to denote a semiconductor wafer that is located above the bonded interface in the bonded wafer structure.
As stated above, the present invention provides a method of forming a bonded wafer structure with buried oxide/nitride layers. In this method, a bottom wafer having a silicon oxide layer at its bonding surface is bonded to a top wafer having a silicon nitride layer or a silicon oxide layer at its bonding surface. This method avoids bonding directly between a silicon nitride layer and a silicon layer. As a result, standard wafer bonding techniques such as fusion bonding may be used to facilitate the bonding process. In addition, the bonded interface has satisfactory strength and is free of common bonding defects existing at a bonded interface between a silicon nitride layer and a silicon layer.
Reference is first made to
In Step 100, a first semiconductor wafer substrate having a first silicon oxide layer is provided. The first silicon oxide layer may be formed by thermal oxidation or chemical deposition. The first semiconductor wafer substrate is preferably the bottom wafer for the bonded wafer structure.
In Step 110, a second semiconductor wafer substrate is provided. The second semiconductor wafer substrate is preferably the top wafer for the bonded wafer structure.
The first and the second semiconductor wafer substrates may comprise the same or different semiconductor material. Semiconductor materials suitable as the first and the second semiconductor wafer substrates include, but are not limited to, Si, SiGe, SiGeC, SiC, Ge alloys, GaAs, InAs, InP or other group III/V or II/VI semiconductor materials. In addition to these listed types of semiconducting materials, the present invention also contemplates cases in which the wafer substrate is a layered semiconductor such as, for example, Si/SiGe, Si/SiC, silicon-on-insulator (SOI) or silicon germanium-on-insulator (SiGeOI). One or more semiconductor devices such as, for example, complementary metal oxide semiconductor (CMOS) devices may be fabricated on the first and the second semiconductor wafer substrates.
Preferably, the first and the second semiconductor wafer substrates are comprised of a silicon-containing semiconductor material such as, for example, Si, SiGe, SiGeC or multilayers thereof. More preferably, the first and the second semiconductor wafer substrates are both comprised of silicon.
In Step 120, a second silicon oxide layer is formed on the second semiconductor wafer substrate. Preferably, the second silicon oxide layer is formed thermally in an oxidizing atmosphere at an elevated temperature. A typical temperature for the oxidation process is from about 800° C. to about 1200° C. The oxidation process is preferably carried out at an oxygen partial pressure of 0.2-1.0 atm (20−100 kPa).
In Step 130, a silicon nitride layer is formed on the second silicon oxide layer. The silicon nitride layer may be formed by a thermal deposition, a nitridation or a nitrogen implant process. The thermal deposition process includes Chemical Vapor Deposition (CVD) and Low Pressure Chemical Vapor Deposition (LPCVD). The nitridation process includes Slot Plane Antenna (SPA) which uses a plasma source of Radial Line Slot Antenna (RLSA) and Decoupled Plasma Nitridation (DPN). The nitrogen implant process includes an ion-cluster beam deposition process using N2, N* (activated N species created during plasma), or N (atomic nitrogen) sources.
In Step 140, the first silicon oxide layer of the first semiconductor wafer substrate is brought into physical contact with the silicon nitride layer of the second semiconductor wafer substrate to form a bonded interface between the first silicon oxide layer and the silicon nitride layer. This process is typically carried out at ambient temperature and pressure. However, other conditions can also be used.
A specific example resulting from the process steps of
Referring now to
In
Referring now to
Optionally, the silicon nitride layer 208 is polished to reduce its surface roughness. The polishing method for silicon nitride is chemical mechanical polishing (CMP) using a combination of polishing slurry and chemicals specific to silicon nitride.
In
Since the bonded interface is below the silicon nitride layer 208 which acts as a shield to the bonded interface, any subsequent patterning processes (e.g., RIE etching and/or cleaning processes) in the top active layers including the second semiconductor wafer substrate 204 and the second silicon oxide layer 206 do not erode the bonded interface. In addition, because the top active layers are separated from the bonded interface by the silicon nitride layer 208, the electrical properties of the top active layers are not affected by the bonded interface.
After bonding, the bonded wafer structure in
The bonded wafer structure shown in
Alternatively, after the silicon nitride layer 208 is formed, a third silicon oxide layer 210 may be formed on the silicon nitride layer 208 (
Optionally, the third silicon oxide layer 210 is polished to reduce its surface roughness. A CMP process using a combination of polishing slurry and chemicals specific to silicon oxide is used to polish the third silicon oxide layer 210.
Referring now to
Similar to the bonded wafer structure in
After bonding, the bonded wafer structure in
The bonded wafer structure shown in
While the present invention has been particularly shown and described with respect to preferred embodiments, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may be made without departing from the spirit and scope of the invention. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated but fall within the scope of the appended claims.