Claims
- 1. A method of programming a memory cell with a substrate that comprises a first region and a second region with a channel therebetween and a gate above said channel, and a charge trapping region that contains a first amount of charge, the method comprising:applying a lateral electric field within said channel that generates a depletion layer that has electrons at a bottom portion of said depletion layer; applying a negative bias to a drain region, said negative bias having a sufficient strength so that electrons are injected into said channel from said second region; and applying a vertical electrical field within said channel that has a sufficient strength so that said electrons at said bottom portion of said depletion layer are injected into said charge trapping region.
- 2. The method of claim 1, wherein said second region is forward biased so that electrons are injected into the channel.
- 3. The method of claim 2, wherein said injected electrons diffuse toward said first region drain.
- 4. The method of claim 1, comprising pulsing said drain region positively so as to create said vertical electric field that sweeps said injected electrons into said charge retaining region.
- 5. The method of claim 1, wherein said memory cell comprises an EEPROM memory cell.
- 6. The method of claim 1, wherein said memory cell comprises a two bit memory cell.
- 7. The method of claim 5, wherein said memory cell comprises a two bit memory cell.
- 8. The method of claim 1, wherein said memory cell comprises:a P-type substrate; and a dielectric layer that lies between said channel and said charge trapping region.
- 9. The method of claim 8, wherein said memory cell further comprises an electrical isolation layer located above said channel.
- 10. The method of claim 8, wherein said dielectric layer comprises silicon dioxide.
- 11. The method of claim 8, wherein said charge trapping layer comprises silicon nitride.
Parent Case Info
Applicants claim, under 35 U.S.C. §119(e), the benefit of priority of the filing date of Aug. 25, 2000, of U.S. Provisional Patent Application Ser. No. 60/227,836, filed on the aforementioned date, the entire contents of which are incorporated herein by reference.
US Referenced Citations (3)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/227836 |
Aug 2000 |
US |