The present invention relates to a method and/or architecture for programming programmable logic devices (PLDs) generally and, more particularly, to a method and/or architecture for programming PLDs using a wireless link.
Programmable logic devices (PLDs) that can be programmed and reprogrammed without being removed from an application environment are needed in many applications. Programming a PLD is typically achieved by transferring a bit pattern into the programmable logic device. The bit pattern determines the arrangement and operation of resources in the programmable logic device. The process of designing with PLDs includes fitting a design to a device by determining the required resources and timing. A programming file is then generated that contains the required bit pattern for the PLD.
A reprogrammable system can be reprogrammed by a host programming device. Programming instructions can be communicated over a hard-wired (physical) or a wireless connection. Most devices are currently programmed in system using a cable or other physical connection to the host. A system that uses a wireless link may be found in U.S. Pat. No. 6,023,570, which is hereby incorporated by reference in its entirety. The wireless system requires a microprocessor connected to a wireless transceiver and to a number of PLDs on a printed circuit board (PCB). A personal computer (PC) or workstation ATE tester sends data to the microprocessor over the wireless link. The microprocessor then programs the PLDs. When programming is completed, the microprocessor and wireless transceiver serve no other function.
A disadvantage of such a conventional wireless system is that additional hardware is required. The additional hardware includes a printed circuit board containing the number of PLDs, a programmer, and an access interface (i.e., a serial or parallel port interface) that connects the programmer to a host controller over the communication link. The conventional programmer contains a microprocessor, a random access memory (RAM), a non-volatile memory (i.e., EPROM), and a number of signal latches.
A PLD that could be programmed and reprogrammed using a wireless link without requiring additional hardware or removal from a system would be very useful.
The present invention concerns an apparatus comprising a wireless transceiver and a programmable logic circuit. The wireless transceiver may be coupled to the programmable logic circuit. The programmable logic circuit may comprise a memory circuit, a processor, and a programmable logic device implemented in a single integrated circuit package.
The objects, features and advantages of the present invention include providing a method and/or architecture for programming a programmable logic device (PLD) using a wireless link that may (i) require minimal additional hardware, (ii) include a microprocessor, micro-controller, or digital signal processor (DSP) functionality, (iii) reduce component count and printed circuit board area requirements, (iv) be less expensive to implement than conventional approaches and/or (v) not require extra die area compared with conventional approaches.
These and other objects, features and advantages of the present invention will be apparent from the following detailed description and the appended claims and drawings in which:
Referring to
The wireless link may comprise, in one example, radio waves, infrared or other wavelength light, ultrasonic waves, and/or any other media of communication that generally do not require a physical connection. The present invention may provide a single chip solution (or a multiple chip solution within one integrated circuit package) that may be less expensive to implement and may require less hardware, compared with previous solutions. A PLD implemented in accordance with the present invention may reduce printed circuit board area requirements of a system.
The circuit 100 may comprise a circuit 102, a circuit 104 and a transducer 106. The circuit 102 may be implemented, in one example, as a single chip wirelessly programmable PLD. For example, the circuit 102 may be implemented on a single integrated circuit. Alternatively, the circuit 102 may be implemented on multiple integrated circuits as a multi-chip module (MCM). The individual integrated circuits or dies may be encased in a single integrated circuit package.
The circuit 104 may be implemented, in one example, as a wireless transceiver circuit. The transducer 106 may be implemented, in one example, as a device that may couple a host system and the circuit 104 via a wireless medium. For example, the transducer 106 may be an antenna, an infrared (or other wavelength of light) device (e.g., a light emitting diode (LED) and/or a photo transistor), or an ultrasonic transducer. However, other types of transducers may be implemented accordingly to meet the design criteria of a particular application.
The circuits 102 and 104 may be implemented, in one example, as a multi-chip module with two or more integrated circuits mounted in a single integrated circuit package. In one example, the transducer 106 (e.g., a radio frequency antenna, etc.) may also be included in the single integrated circuit package with the circuit 102 and the circuit 104.
The circuit 102 may have an input/output 108 that may be connected to an input/output 110 of the circuit 104. In general, signals may be received from, or sent to, a host system 111 by the circuit 102 via the circuit 104 and the transducer 106. The circuit 102 may be configured, in one example, to (i) perform a reprogramming operation in response to signals received from the host system via the wireless link and/or (ii) verify completion and/or success of the programming operation by presenting signals to the host system via the wireless link.
Referring to
The PLD 112, the memory circuit 114 and the processor circuit 116 may be implemented, in one example, on individual silicon dies. The individual dies may be encased together in a single integrated circuit package. The package may be, in one example, an integrated circuit package in accordance with the JEDEC standard. Alternatively, the integrated circuit package may be a multi-chip module.
Referring to
Upon bootup, the memory 114′ may be configured to program the PLD 112′. The processor 116′ may be configured to program the memory 114′ in response to signals from the wireless transceiver 104. The processor 116′ may present signals to the wireless transceiver 104 that may indicate a status of the programming operation. When the circuit 100′ is rebooted, the new programming in the memory 114′ may reconfigure the PLD 112′.
Referring to
Upon a first bootup, the PLD 112″ may be configured as the microprocessor, the micro-controller, the digital signal processor, etc., in response to the instructions stored in the memory 114″. When the PLD 112″ is configured as a microprocessor (or other processor configuration), the PLD 112″ may communicate with the wireless transceiver 104 to receive data for reprogramming the memory circuit 114″ with a desired configuration for the PLD 112″. The new programming in the memory 114″ may reconfigure the PLD 112″ during subsequent bootups.
The present invention may combine a programmable logic device with a processor. Alternatively, the processor may comprise a memory containing instructions for configuring the PLD as a processor. When the present invention is implemented with a separate PLD and processor, the PLD may be configured to implement logic circuits that may take advantage of the separate microprocessor for enhanced functionality. In one example, the wireless transceiver and transducer may be used to provide input and output to the PLD. A PLD implemented in accordance with the present invention may be programmed or reprogrammed without (i) being removed from a system or (ii) requiring a physical connection to the programming system.
The present invention may provide a method and/or architecture for programming a programmable logic device (PLD) using a wireless link that may (i) require minimal additional hardware, (ii) provide a PLD that includes a microprocessor, a micro-controller, a digital signal processor (DSP), or other processor functionality, (iii) reduce component count and printed circuit board area requirements, (iv) be less expensive to implement than conventional approaches and/or (v) require no extra die area compared with conventional approaches.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
4051352 | Eichelberger et al. | Sep 1977 | A |
4940909 | Mulder et al. | Jul 1990 | A |
5204663 | Lee | Apr 1993 | A |
5237699 | Little et al. | Aug 1993 | A |
5241224 | Pedersen et al. | Aug 1993 | A |
5268598 | Pedersen et al. | Dec 1993 | A |
5287017 | Narasimhan et al. | Feb 1994 | A |
5364108 | Esnouf | Nov 1994 | A |
5384499 | Pedersen et al. | Jan 1995 | A |
5386155 | Steele et al. | Jan 1995 | A |
5426744 | Sawase et al. | Jun 1995 | A |
5511211 | Akao et al. | Apr 1996 | A |
5548228 | Madurawe | Aug 1996 | A |
5548552 | Madurawe | Aug 1996 | A |
5550842 | Tran | Aug 1996 | A |
5557217 | Pedersen et al. | Sep 1996 | A |
5572148 | Lytle et al. | Nov 1996 | A |
5594367 | Trimberger et al. | Jan 1997 | A |
5598108 | Pedersen | Jan 1997 | A |
5603043 | Taylor et al. | Feb 1997 | A |
5608337 | Hendricks et al. | Mar 1997 | A |
5625563 | Rostoker et al. | Apr 1997 | A |
5752063 | DeRoo et al. | May 1998 | A |
5757207 | Lytle et al. | May 1998 | A |
5760607 | Leeds et al. | Jun 1998 | A |
5798656 | Kean | Aug 1998 | A |
5864486 | Deming et al. | Jan 1999 | A |
5990717 | Partovi et al. | Nov 1999 | A |
6005806 | Madurawe et al. | Dec 1999 | A |
6023570 | Tang et al. | Feb 2000 | A |
6025737 | Patel et al. | Feb 2000 | A |
6389321 | Tang et al. | May 2002 | B2 |
6401224 | Schoniger et al. | Jun 2002 | B1 |
6446242 | Lien et al. | Sep 2002 | B1 |
6448820 | Wang et al. | Sep 2002 | B1 |
Number | Date | Country |
---|---|---|
420388 | Apr 1991 | EP |
455414 | Nov 1991 | EP |
510815 | Oct 1992 | EP |