Claims
- 1. A method of providing interruption-free transition between two separate clock driving sources within a shared bus system comprising the steps of:
- a) creating and sending a control message to a plurality of cards containing clock driving sources within said shared bus system for informing a first and second of said cards of a transfer of control of a backplane clock signal from said first card to said second card;
- b) decoding said message within each of said cards;
- c) disabling of clock driving sources in all but said second card;
- d) decoding, interpreting and executing of said control message by said second card; and
- e) synchronously deasserting said first card and asserting said second card to transfer control of said backplane clock signal from said first card to said second card.
- 2. A shared bus system comprising:
- multiple cards containing clock driving sources connected to at least one bus system;
- means for creating and sending a control message to said cards containing clock driving sources within said shared bus system for informing a first and second of said multiple cards of a transfer of control of a backplane clock signal from said first card to said second card;
- means for decoding said control message within each of said cards;
- means for disabling of clock driving sources in all but said second card;
- means for decoding, interpreting and executing of said control message by said second card; and
- means for synchronously deasserting said first card and asserting said second card to transfer control of said backplane clock signal from said first card to said second card.
- 3. The shared bus system of claim 2 wherein said cards further comprise:
- an address decoder for decoding an address located in an address section of a control message;
- a message decoder to decode a message within said control message; and
- a driver to enable said clock source used to drive a backplane clock signal when control of said backplane clock signal has been transferred to said card by informing said card through said message within said control message and to disable said clock source when control of said backplane signal has been removed from said card by informing said card through said message within said control message.
- 4. The shared bus system of claim 3 wherein said control messages are transmitted via a 64 kB/s channel.
- 5. The shared bus system of claim 3 wherein said address decoder is HDLC based.
- 6. The shared bus system of claim 3 wherein said message decoder is HDLC based.
- 7. The shared bus system of claim 3 wherein said driver is one of a tri-state buffer driver, an open-collector technology driver or an open-drain technology driver.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9724256 |
Nov 1997 |
GBX |
|
Parent Case Info
This application claims benefit of Provisional No. 60/066,080 filed Nov. 17, 1997.
US Referenced Citations (2)