Claims
- 1. Method of simulating the characteristics of a short-channel metal-oxide-semiconductor field effect transistor (MOSFET) having a gate, a source, a drain and a substrate comprising steps of connecting a number of incremental MOSFET's in series, connecting the drain of each said incremental MOSFET to the source of next said incremental MOSFET, the first and last incremental MOSFETs of said series having lower threshold voltages than other incremental MOSFETs, connecting the source of said first incremental MOSFET to a source voltage, connecting the drain of said last incremental MOSFET to a drain voltage, connecting the gates of all said incremental MOSFETs together to form a common gate, connecting a gate voltage to said common gate to a gate voltage to cause current flow from the drain to the source of each said incremental MOSFET when a drain voltage is connected between the drain of said last incremental MOSFET and the source of the said first incremental MOSFET.
- 2. Method of simulating the characteristics of a MOSFET as described in claim 1 comprising further steps of connecting the substrate of each said incremental MOSFET with lower threshold voltage to said respective source, connecting the substrate of said incremental MOSFET whose threshold voltage is not lowered to an external bias.
- 3. A method of simulating the characteristics of a MOSFET as described in claim 1 wherein said current is derived by measurement.
- 4. A method of simulating the characteristics of a semiconductor MOSFET as described in claim 1, wherein said current is derived by computation from the characteristic equation of each said incremental MOSFET.
- 5. A method of simulating the characteristics of a semiconductor MOSFET as described in claim 4 wherein said computation comprises the steps of calculating the reduction in threshold voltages at different points along the channel of said short channel MOSFET due to sharing of depletion layer charge induced by the gate and the depletion layer charge induced by the source or the drain, and calculating incremental channel conductance corresponding to said threshold voltage.
- 6. A method of simulating that characteristics of a MOSFET as described in claim 5, wherein said incremental channel conductance is multiplied by an assigned drain current to obtain incremental voltage drop along said channel and said incremental voltage drops are summed to obtain a total drain to source voltage.
- 7. A method of simulating the characteristics of a MOSFET as described in claim 5, wherein said reduction in threshold voltage is calculated by steps of: drawing a first contour of depletion layer edge induced by said gate voltage in a cross-sectional plane of said short channel MOSFET, drawing a second contour of depletion layer edge of either the source junction or the drain junction, transforming two said contours into parallel surfaces using conformal mapping, transforming equal spacing between said parallel surfaces back to unequal distances in the original plane along said first contour, calculating reduction in threshold voltage of the MOSFET proportional to said unequal distances.
- 8. A method of simulating the characteristics of a semiconductor MOSFET as described in claim 7, wherein said second contour describes an arc of a circle, said first contour is spoon-shaped with a straight portion forming a section of a chord and a curve portion concentric with the junction edge at the semiconductor surface.
- 9. A method of simulating the characteristics of a semiconductor MOSFET as described in claim 8, wherein said conformal mapping for said second contour and the straight line portion of said first contour uses the Schwartz-Christoffel transformation: Z.sub.1 =ln[(Z.sub.2 -1)(Z.sub.2 +1)], and the conformal mapping for said straight portion and said curved portion of first contour uses the Schwartz-Christoffel transformation:
- Z.sub.O -Z.sub.3 =(1-Z.sub.2)i/(1+Z.sub.2)
- where Z.sub.1 is the coordinate of said original plane, Z.sub.3 is the coordinate of said transformed plane, and Z.sub.2 is the coordinate of the plane of said curved portion, and Z.sub.O is a translation constant.
- 10. A method of simulating the characteristic of a semiconductor MOSFET as described in claim 8, wherein said reduction in threshold voltage in the straight line portion of said first contour is proportional to (X.sub.2.sup.2 -1), where X.sub.2 is a normalized distance from center of said circle in a direction parallel to said straight line, and said reduction in threshold voltage in the curved portion of said first contour is proportional to (X.sub.2.sup.2 -1)/(X.sub.2.sup.2 +1).
- 11. A method of simulating the characteristics of a semiconductor MOSFET as described in claim 7, wherein said incremental conductance near the source junction is integrated into a single ohmic conductance.
Parent Case Info
This is a continuation-in-part of application Ser. No. 06/410,309 filed Aug. 23, 1982 now abandoned.
US Referenced Citations (6)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
410309 |
Aug 1982 |
|