Claims
- 1. A method of testing a microprocessor comprising the steps of:
- (a) providing a reference oscillatory signal to said microprocessor, said microprocessor generating an internal clock signal therefrom;
- (b) asserting an external pin of said microprocessor to initiate the routine first placing said microprocessor in a known state and then asserting a logic signal which masks said internal clock signal from at least a portion of said microprocessor;
- (c) retrieving information associated with said known state from said microprocessor.
- 2. The method of claim 1 further comprising the step of:
- (d) deasserting said external pin to recouple said internal clock signal to said at least a portion of said microprocessor.
- 3. The method of claim 2 further comprising the step
- (e) resuming bus activity associated with said microprocessor following the deassertion of said external pin.
- 4. The method of claim 1 wherein said routine further comprises issuing a special bus cycle just prior to deactivating a bus unit of said microprocessor.
- 5. The method of claims 1, 2, 3, or 4 wherein said reference oscillatory signal is provided continuously to said microprocessor.
Parent Case Info
This is a continuation of application Ser. No. 07/970,576, filed Nov. 3, 1992 now U.S. Pat. No. 5,473,767.
US Referenced Citations (3)
| Number |
Name |
Date |
Kind |
|
5175853 |
Kardach et al. |
Dec 1992 |
|
|
5276888 |
Kardach et al. |
Jan 1994 |
|
|
5291604 |
Kardach et al. |
Mar 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
970576 |
Nov 1992 |
|