The present invention relates to a third-order transconductance cancellation; more particularly, relates to a transistor obtaining a high linearity through the cancellation to be applied in a mixer.
Transistor is an active device short of linearity. On applying the transistor in a circuit design, a linearity of the circuit is directly affected. Hence, a linear transistor is required to be developed. Yet, improvements have only been done on limited kinds of circuits, which greatly limit their applications.
A receiver at a radio frequency (RF) port requires better linearity to provide better transmission according to requirements on transmission amount and speed. As shown in
As shown in
A general common-source amplifier, comprising a gate source capacitance, a drain source capacitance, a gate drain capacitance, a transconductance and a drain conductance, is a non-linear component. Therein, the transconductance contributes the major part of the non-linear characteristic and is a main cause of a third-order intermodulation distortion (IMD3). Hence, linearity of a transistor can be improved by reducing or cancelling third-order non-linearity of the transconductance.
As shown in
The main purpose of the present invention is to obtain a high linear transistor through a gm3 cancellation, to use the transistor in a transconductance input of a mixer to effectively improve linearity of the mixer, and to widely apply the mixer in receiver modules and others devices requiring high linearity.
The second purpose of the present invention is to operate the linear transistor in a wide bandwidth for various frequency specifications of systems, like Bluetooth, wireless LAN, Ultra-Wide Band (UWB), etc.
The third purpose of the present invention is to widely apply the present invention in receiver modules and be realized with a complementary metal oxide semiconductor (CMOS) transistor, which has a low cost.
To achieve the above purposes, the present invention is a method of a gm3 cancellation and a linear mixer thereof, where the gm3 cancellation comprises steps of: (a) inputting bias voltages from bodies of transistors to change threshold voltages of the transistors according to a matrix effect function to shift gm3 peak values, and (b) obtaining a parallel connection of the transistors to process a gm3 cancellation; and where the linear mixer comprises an RF trans conductance stage transforming an RF signal of voltage into a signal of current, an LO switching stage operating the bias voltage in a pinch-off region to control a state of opening/closing of the LO switching stage with an LO signal inputted; an output load being a resistance component having an impedance value and further being an active load; and an output buffer receiving an up/down-converted signal generated from a circuit and amplifying the up/down-converted signal. Accordingly, a novel method of a gm3 cancellation and a linear mixer thereof are obtained.
The present invention will be better understood from the following detailed description of the preferred embodiment according to the present invention, taken in conjunction with the accompanying drawings, in which
The following description of the preferred embodiment is provided to understand the features and the structures of the present invention.
Please refer to
(a) Inputting bias voltages from bodies of transistors 11: A transistor comprises a p-channel metal oxide semiconductor (PMOS) transistor and an n-channel metal oxide semiconductor (NMOS) transistor. Positive/negative bias voltages are inputted from a body of the PMOS transistor and a body of the NMOS transistor separately. Meanwhile, threshold voltages of the PMOS transistor and the NMOS transistor are changed by the bias voltages according to a matrix effect function; and transconductance curves are changed by the threshold voltages to shift gm3 peak values. Therein, each of the PMOS transistor and the NMOS transistor has four ports of a gate port, a drain gate, a source port and a body port; the gm3 is obtained by differentiating a gate voltage of a first-order transconductance for two times; and, the matrix effect function has a third-order intercept point (IP3) of a common-source transistor, where linearity of the IP3 is improved by reducing gm3 with a formula of
(b) Obtaining a parallel connection of transistors 12: At least two transistors having positive/negative gm3 values are connected in a parallel way to process a gm3 cancellation.
Thus, with the bias voltages inputted from the bodies, threshold voltages and transconductance characteristics of the transistors are changed. And, by connecting the transistors in a parallel way, a gm3 cancellation is obtained to form a smooth gm3 region. By operating voltages of the transistors in the smooth gm3 region, a good linearity is obtained by applying the transistors to circuits requiring high linearity.
Please refer to
As shown in the IP3 measurement, through complementary gm3 for an intercept point curve of w/gm3 31 and an intercept point curve of w/ogm3 32, a complementary intercept point curve 33 is formed, where a 12.5 dB improvement of third-order intermodulation distortion (IMD3) and a 8 dB improvement of input third-order intercept point (IIP3) are thus obtained. Besides, an adjacent channel power ratio (ACPR) is measured and a 15 dB improvement of ACPR is obtained through the above method.
Please refer to
The RF transconductance stage 51 transforms an RF signal of voltage into a signal of current; and comprises two transistors.
The LO switching stage 52 operates the bias voltage in a pinch-off region where an inputted LO signal is used to control an open/close state. And the LO switching stage 52 comprises two transistors.
The output load 53 is a resistance component having an impedance value and is further an active load, where the output load 53 is a resistor, an inductor or a transistor; and the transistor is a metal oxide semiconductor (MOS) transistor.
The output buffer 54 receives an up/down-converted signal generated from a circuit and amplifying the up/down-converted signal. The output buffer 54 comprises two transistors and has a common-gate configuration, a common-source configuration or a common-drain configuration.
Therein, the linear mixer 5 has a single-end circuit, a single-balance circuit or a double-balance circuit; and the linear mixer 5 outputs a down-converted signal obtained from a frequency difference between an RF signal and an LO signal or an up-converted signal obtained from a sum of frequencies of an RF signal and an LO signal.
In addition, the RF transconductance stage 51, which determines a circuit gain and a linearity of the mixer 5, is obtained through a parallel connection of two transistors for a complementary gm3. Gate widths of the two transistors are 37.5 micrometers (μm) and 50 μm separately; and a near-zero measurement of gm3 is thus obtained with the above component.
Please refer to
Hence, a gm3 cancellation is used to obtain a transistor having an improved high linearity. Then the transistor is applied to design a transconductance input of a mixer for improving linearity of the mixer. Thus, a mixer having a high linearity is obtained to be operated in a wide bandwidth for various frequency specifications of systems, like Bluetooth, wireless LAN, Ultra-Wide Band (UWB), etc. Consequently, the present invention can be widely applied in receiver modules and can be realized with a complementary metal oxide semiconductor (CMOS) transistor, which has a low cost.
To sum up, the present invention is a method of a gm3 cancellation and a linear mixer thereof, where a high linear transistor is obtained through a gm3 cancellation; the transistor is used in a transconductance input of a mixer to effectively improve linearity of the mixer; and the mixer can be widely applied to the receiver modules and others devices requiring high linearity.
The preferred embodiment herein disclosed is not intended to unnecessarily limit the scope of the invention. Therefore, simple modifications or variations belonging to the equivalent of the scope of the claims and the instructions disclosed here in for a patent are all within the scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
097100130 | Jan 2008 | TW | national |